# Modelling and Simulation of Reduction of THD in DCMI by using SPWM Technique

Anurag Meena<sup>1</sup>, Sumit Khatana<sup>2</sup>, Rajan Deol<sup>3</sup>, Azharuddin Karigar<sup>4</sup>

<sup>1,2,3,4</sup> Electrical Engineering Department, Mewar University, India

**ABSTRACT:** The multilevel began with the three level inverter. Use of conventional two – level pulse width modulation (PWM) inverter provide less distorted current and voltage but at cost of higher switching losses due to high switching frequency. Multilevel inverter are emerging as a viable alternative for high power, medium voltage application. This paper compare total harmonics distortion in three level and five level diode clamped multilevel inverter. Diode –clamped three phase topology is considered for study. A sinusoidal PWM technique is used to control the switches of the inverter. Simulation study confirms the reduction in harmonics distortion.

**Keywords:** Harmonics, Multilevel Inverter, Neutral Point Clamped Inverter, PWM, SPWM, and Total Harmonic Distortion.

#### **I. INTRODUCTION**

Wave form of practical inverter are non- sinusoidal and contain certain harmonics. For low –and medium power application, square wave or quasi – square wave form voltage may be acceptable but for high – power application sinusoidal waveform with low distortion are required. At present, there are three basic multilevel inverter topologies: diode-clamped multilevel inverter (DCMI), flying capacitor multilevel inverter (FCMI) and multi-module cascaded inverter (MMCI). These are shown below in Fig. 1[1].

For research on multi-level inverter topologies, a preferred multilevel inverter topology shall have the following characteristics:

The level is easy to extend.

When the number of levels is high enough, the harmonic content is low.

There is no need for filters.

Inverter efficiency is high because all devices are switched at the fundamental frequency. The control method is simple.



Performance of multilevel inverters depends on the PWM converter topology. In two-level or multilevel Inverters, there is only one turn-on, turn-off per device per cycle. With these converters, the ac output voltage can be controlled, by varying the width of the voltage pulses, and/or the amplitude of the dc bus voltage. Another approach is to have multiple pulses per half-cycle, and then vary the width of the pulses to vary the amplitude of the ac voltage. The principle reason for doing so is to be able to vary the ac output voltage and to reduce the low-order harmonics. PWM switching strategies not only addresses the primary issues viz, less THD, effective dc bus utilization etc. but also take care of secondary issues like EMI reduction, switching loss, better spreading of harmonics over the spectrum. Among various modulation techniques [1] for a multilevel inverter, sin-triangle pulse width modulation (SPWM) is an attractive candidate due to the following merits. It proportionally varies the width of each pulse to the amplitude of a sine wave evaluated at the centre of the same pulse [2]. It is suitable for MATLAB/SIMULINK implementation.

In sin-triangle PWM, three phase reference modulating signals are compared against a common triangular carrier to generate PWM pulses for the three phases. Reduction of total harmonics distortion (THD) of inverter output voltage and the distortion seamless when level of diode-clamped inverter has got increased is the main advantage of the proposed control method.

#### **Voltage Source Inverters:**

A voltage source inverter consists of a turn-off device connected in anti-parallel with a diode which has lowest reverse leakage current with the anode of turn-off device connected to the positive side of DC side. In

International Conference on Advances in Engineering & Technology – 2014 (ICAET-2014) 59 | Page

# *IOSR Journal of Electrical and Electronics Engineering (IOSR-JEEE) e-ISSN: 2278-1676, p-ISSN: 2320-3331 PP 59-63*

## www.iosrjournals.org

inverter action, turn-off device will conduct and current / power flows from DC side to AC side. In rectifier action, the diode will conduct and current / power flows from AC to DC side. Under inverter operation, current and voltage will be of opposite polarity and under rectifier operation, they will be of same polarity. The compensation is applied at mid-point to improve the voltage regulation. For radial lines, shunt compensation is applied at the end of line to prevent voltage instability, for dynamic voltage control, to increase transient stability and for damping of power oscillations. Mid-point of transmission line is the best location for compensation at mid-point breaks the line into equal segments, for each of which, the maximum transmittable power is the same.

## **II. INVERTOR TOPOLOGY**

#### **Neutral Point-Clamped Inverter**

A three-level diode-clamped inverter is shown in Fig. 2(a). In this circuit, the dc-bus voltage is split into three levels by two series-connected bulk capacitors, C1 and C2. The middle point of the two capacitors n can be defined as the neutral point. The output voltage van has three states: Vdc/2, 0, and -Vdc/2. For voltage level Vdc/2, switches S1 and S2 need to be turned on; for -Vdc/2, switches S1' and S2' need to be turned on; for the 0 level, S2 and S1' need to be turned on.



Fig. 2 Diode-clamped multilevel inverter circuit topologies

The key components that distinguish this circuit from a conventional two-level inverter are D1 and D1'. These two diodes clamp the switch voltage to half the level of the dc-bus voltage. When both S1 and S2 turn on, the voltage across a and 0 is Vdc i.e., va0 = Vdc. In this case, D1' balances out the voltage sharing between S1' and S2' with S1' blocking the voltage across C1 and S2' blocking the voltage across C2. Notice that output voltage van is ac, and va0 is dc. The difference between van and va0 is the voltage across C2, which is Vdc / 2. If the output is removed out between a and 0, then the circuit becomes a dc/dc converter, which has three output voltage levels: Vdc, Vdc/2, and 0.

Considering that m is the number of steps of the phase voltage with respect to the negative terminal of the inverter, then the number of steps in the voltage between two phases of the load k is:

$$k = 2m + 1 (1)$$

and the number of steps p in the phase voltage of a three-phase load in wye connection is:

$$p = 2k - 1$$
 (2)

The term multilevel starts with the three-level inverter

introduced by Nabae et al. [3]. By increasing the number of

levels in the inverter, the output voltages have more steps

generating a staircase waveform, which has a reduced harmonic

distortion.

(a) Three-level. (b) Five-level.

However, a high number of levels increases the control complexity and introduces voltage imbalance problems. Fig. 2(b) shows a five-level diode-clamped converter in which the dc bus consists of four capacitors, C1, C2, C3, and C4. For dc-bus voltage Vdc, the voltage across each capacitor is Vdc/4, and each device voltage stress will be limited to one capacitor voltage level Vdc/4 through clamping diodes.

To explain how the staircase voltage is synthesized, the neutral point n is considered as the output phase voltage reference point. There are five switch combinations to synthesize five level voltages across a and n.

1) For voltage level Van = Vdc/2, turn on all upper switches S1-S4.

2) For voltage level Van = Vdc/4, turn on three upper switches S2–S4 and one lower switch S1'.

3) For voltage level Van = 0, turn on two upper switches

S3 and S4 and two lower switches S1' and S2'.

4) For voltage level Van = -Vdc/4, turn on one upper switch and three lower switches S1' - S3'.

5) For voltage level Van = -Vdc/2, turn on all lower switches S1' - S4'.

International Conference on Advances in Engineering & Technology – 2014 (ICAET-2014) 60 | Page

# *IOSR Journal of Electrical and Electronics Engineering (IOSR-JEEE) e-ISSN: 2278-1676, p-ISSN: 2320-3331 PP 59-63*

www.iosrjournals.org

Four complementary switch pairs exist in each phase. The complementary switch pair is defined such that turning on one of the switches will exclude the other from being turned on. In this example, the four complementary pairs are (S1, S1'), (S2, S2'), (S3, S3'), and (S4, S4').

# Although each active switching device is only required to

TABLE I. SWITHCING STATES OF THE FIVE LEVEL INVERTER block a voltage level of Vdc /(m-1), the clamping diodes must have different voltage ratings for reverse voltage blocking. Using D1' of Fig. 2(b) as an example, when lower devices  $S2' \sim S4'$  are turned on, D1' needs to block three capacitor voltages, or 3Vdc/4. Similarly, D2 and D2' need to block 2Vdc/4, and D3 needs to block 3Vdc/4. Assuming that each blocking diode voltage rating is the same as the active device voltage rating, the number of diodes required for each phase will be (m-1)\*(m-2). This number represents a quadratic increase in m. When m is sufficiently high, the number of diodes required will make the system impractical to implement. If the inverter runs under PWM, the diode reverse recovery of these clamping diodes becomes the major design challenge in high-voltage high-power applications.

| Output             | Switch States |       |       |       |       |         |       |       |
|--------------------|---------------|-------|-------|-------|-------|---------|-------|-------|
| $v_{a0}$           | $S_{I}$       | $S_2$ | $S_3$ | $S_4$ | $S_l$ | $S_2$ ' | $S_3$ | $S_4$ |
| $V_5 = V_{dc}$     | 1             | 1     | 1     | 1     | 0     | 0       | 0     | 0     |
| $V_4 = 3V_{dc}/4$  | 0             | 1     | 1     | 1     | 1     | 0       | 0     | 0     |
| $V_{3} = V_{dc}/2$ | 0             | 0     | 1     | 1     | 1     | 1       | 0     | 0     |
| $V_2 = V_{dc}/4$   | 0             | 0     | 0     | 1     | 1     | 1       | 1     | 0     |
| $V_l = 0$          | 0             | 0     | 0     | 0     | 1     | 1       | 1     | 1     |

## **III. CONTROL STRATEGY**

In many industrial applications, to control of the output voltage of inverters is often necessary to cope with the variations of dc input voltage, to regulate of inverters and to satisfy the constant volts and frequency control requirement. There are various techniques to vary the inverter gain. The most efficient method of controlling the gain and output voltage is to incorporate PWM control within the inverters.

The modulation methods used in multilevel inverters can be classified according to switching frequency [4], [5]. Methods that work with low switching frequencies generally perform one or two commutations of the power semiconductors during one cycle of the output voltages, generating a staircase waveform.

Methods that work with high switching frequencies have many commutations for the power semiconductors in one period of the fundamental output voltage. A very popular method in industrial applications is the classic carrier-based sinusoidal PWM (SPWM) that uses the phase-shifting technique to reduce the harmonics in the load voltage [6].

## **IV. PROPOSED TECHNIQUE**

#### **SPWM**

Several multicarrier techniques have been developed to reduce the distortion in multilevel inverters, based on the classical SPWM with triangular carriers. Some methods use carrier disposition and others use phase shifting of multiple carrier signals [7], [8], [9].

The sinusoidal PWM compares a high frequency triangular carrier with three sinusoidal reference signals, known as the modulating signals to generate the gating signals for the inverter switches. This is basically an analog domain technique and is commonly used in power conversion with both analog and digital implementation.

The smallest distortion is obtained when the carriers are shifted by an angle of  $\Theta = 360^{\circ}/Nc = 120^{\circ}$ . A very common practice in industrial applications for the multilevel inverter is the injection of a third harmonic in each cell to increase the output voltage [6], [10]. Another advantageous feature of multilevel SPWM is that the effective switching frequency of the load voltage is three (NC=3) times the switching frequency of each cell, as determined by its carrier signal. This property allows a reduction in the switching frequency of each cell, thus reducing the switching losses.

#### 1.1 Proposed SPWM for NPC Multilevel Inverter

In the SPWM scheme for two-level inverters, each reference phase voltage is compared with the triangular carrier and the individual pole voltages are generated, independent of each other. The SPWM technique, for multilevel inverters, involves comparing the reference phase voltage signals with a number of

International Conference on Advances in Engineering & Technology – 2014 (ICAET-2014) 61 | Page

# *IOSR Journal of Electrical and Electronics Engineering (IOSR-JEEE) e-ISSN: 2278-1676, p-ISSN: 2320-3331 PP 59-63*

#### www.iosrjournals.org

symmetrical level-shifted carrier waves for PWM generation [11]. It has been shown that for an n-level inverter, n-1 level-shifted carrier waves are required for comparison with the sinusoidal references [11].

When used for an NPCMLI with n number of voltage levels, n-1 number of triangular carrier waves is used. These carrier waves have the same frequency and are arranged on top of each other, so that they together span from maximum output voltage to minimum output voltage [12]. When one carrier wave is crossed by the reference the output wave steps one level up or down with a switch transaction.

#### **V. SIMULATION RESULTS**

To verify the proposed scheme, MATLAB/SIMULINK software is implemented. The experimental results are presented for different levels of NPCI using sinusoidal PWM technique. In SPWM control the pulse widths are generated by comparing a triangular reference signal with carrier sinusoidal signal. And these generated pulses are given for all switching devices of proposed inverter. DC voltage of the inverter for three level is E=100V and for five level E=440V. Fig 5.1 shows the reference signal is compared with two (3-1) carrier signals to generate three level output. Similarly Fig 5.4 shows the comparison with four (5-1) carrier signals to generate five level output. Fig. 5.2 illustrates the line voltage of NPC three level inverter with SPWM and Fig. 5.3 illustrates the THD spectrum of NPC three level inverter with SPWM. In this modulation technique the THD is 34.51%. Fig. 5.5 illustrates the line voltage of NPC five level inverter with SPWM and Fig. 5.6 illustrates the THD spectrum of NPC five level inverter with SPWM. In this modulation technique the THD is 16.82%.

The output voltage is closer to sinusoid and the THD values of line voltages also seamless as the level increases.



Fig. 5.1 The reference (cosine) and carrier waves (triangular) for a three-level



Fig. 5.2 The output voltage for a Threelevel NPCMLI with SPWM. Five-level NPCMLI with SPWM.











Fig. 5.6 THD spectrum for a five-level NPCMLI with SPWM

## Table Ii Reduction of the By Varying Inverter Level

| Output Voltage<br>LevelOf NPCI | THD    | Fundamental<br>Component |
|--------------------------------|--------|--------------------------|
| Three Level                    | 34.51% | 84.45                    |
| Five Level                     | 16.82% | 347                      |

#### VI. CONCLUSION

A classical SPWM technique is proposed for three-level and five-level NPC inverter. The main feature of the modulation scheme lies in its ability to eliminate the harmonics in the inverter output voltages. To assist the analysis and design of the classical scheme, the mechanism of the THD reductionwith increase in level of inverter employing SPWM technique is discussed. The harmonic content and THD of the inverter output voltage produced by the three and five levels are compared and it seamless for five level neutral point clamped inverter compared to three level NPCI. The proposed technique can be applied to any multilevel inverter configurations and we can generalize this method to any higher order inverters.

## VII. ACKNOWLEDGMENT

International Conference on Advances in Engineering & Technology – 2014 (ICAET-2014) 62 | Page

PP 59-63

www.iosrjournals.org

We are very pleased to express our deep sense of gratitude to our esteem guide Mr V Shiva Rama for his valuable guidance and encouragement provided during this paper work.

There were umpteen moments when we learned heavily from ourselves. It is the fact, without his and our construction simulating criticism arduous but invaluable advice sought time to time, masterly guidance, deep personal interest and attention, this work would not have seen the down of the day and could never have attend the present stage. We are also heartily thanks to Mr Ashok Gadiya (Honrable, Chancellor), Mr S. K. Singh (HOD, Department of EE) and all faculty members for there their co-operation. We extend our sincere thanks to my friends who were there with me directly or indirectly during the work.

#### REFERENCES

[1] McGrath, B.P.; Holmes, D.G.; "Multicarrier PWM strategies for multilevel inverters," *Industrial Electronics, IEEE Transactions on, vol.49, no.4, pp. 858-867Aug 2002 doi: 10.1109/TIE.2002.801073* 

[2] B. N. Mwinyiwiwa, Z. Wolanski, and B. T. Ooi, "Microprocessor implemented SPWM for multiconverters with phase-shifted triangle carriers," in *Conf. Rec. IEEE-IAS Annu. Meeting*, NewOrleans, LA, Oct. 1997, pp. 1542–1549.

[3] O. Bouhali, B. Francois, E. M. Berkouk, and C. Saudemont, "DC Link Capacitor Voltage Balancing in a Three-Phase Diode Clamped Inverter Controlled by a Direct Space Vector of Line-to-Line Voltages", *IEEE Trans. on Power Electronics, Vol.22, No.5,* 2007, pp.1636-1648.

[4] AnshumanShukla, ArindamGhosh and Avinash Joshi, "Control Schemes for DC Capacitor Voltages Equalization in Diode-Clamped Multilevel Inverter Based DSTATCOM", *IEEE Trans. on Power Delivery, Vol.23, No.2,* 2008, pp.1139-1149.

[5] BerrezzekFarid and BerrezzekFarid, "A Study of New Techniques of Controlled PWM Inverters", *European Journal of Scientific Research, ISSN 1450-216X, Vol.32, No.1,* 2009, pp.77-87.

[6] Mohan M. Renge and Hiralal M. Suryawanshi, "Five-Level Diode Clamped Inverter to Eliminate Common Mode Voltage and Reduce dv/dt in Medium Voltage Rating Induction Motor Drives", *IEEE Trans. on Power Electronics, Vol.23, No.4*, 2008, pp.1598-1607.

[7] C.Govindaraju and Dr.K.Baskaran, —Optimized Hybrid Phase Disposition PWM Control Method for Multilevel inverter||, *International Journal of Recent Trends in Engineering, vol 1, no.3,* pp.129-134, 2009.

[8] Haiwen Liu, Leon M.Tolbert, Surin Khomfoi, Burak Ozpineci and Zhong Du, —Hybrid Cascaded Multilevel Inverter with PWM Control Method *//, IEEE Conf. Rec :978-1-4244-1668-4/08*, pp.162-166, 2008.

[P9] Keith A. Corzine, Mike W. Wielebski, Fang Z. Peng and Jin Wan, —Control of Cascaded Multilevel Inverter ||, *IEEE Trans. on Power Electro.*, vol.19, no.3, pp.732-738, 2004.

[10] Samir Kouro, Pablo Lezana, Mauricio Angulo and Jose Rodriguez, "multicarrier PWM with Dc-Link ripple feed forward compensation for multilevel inverter, "*IEEE Transaction on power electronics, vol.23, no.1, January 2008.* 

[11] P.T.Josh, Jovitha Jerome and Arul Wilson, The Comparative Analysis of Multicarrier Control Techniques for SPWM Controlled cascaded H-bridge multilevel inverter," *Proceedings of ICETCT 2011*.

[12] G.Durgasukumar and M.K.Pathak, "THD reduction performance of multi-level inverter fed induction motor drive," IICPC, 2011.

[13] A. Nabae, I. Takahashi, and H. Akagi, "A new neutral-point clamped PWM inverter," *IEEE Trans. Ind. Applicat., vol. IA-17*, pp. 518–523, Sept./Oct. 1981.

[14] J. Rodriguez, J. S. Lai, and F. Z. Peng, "Multilevel inverters: A survey of topologies, controls, and applications," *IEEE Trans. Ind. Electron.*, vol. 49, no. 4, pp. 724–738, Aug. 2002.

[15] Gerardo Ceglia, Vicente Grau, Victor Guzman, Carlos Sanchez, Fernando Ibanez, Julio Walter, Antonio Millan and Maria I. Gimenez,

"A New Multilevel Inverter Topology", Process. IEEE conf Rec. 0-7803-8777-5/04, pp.212-218.