## IOSR Journal of VLSI and Signal Processing (IOSR-JVSP)

### **Managing Editor Board**

- Dr. B. D. Venkatraamana Reddy Dept. of ECE, MITS, A.P, India
- Dr. Mohsin khan Rural Education and Development Foundation, Pakistan
- Dr. S.Sasikumar ANNA university, India
- Dr. P. Karthigaikumar Karunya University, India
- Dr. Rania Ahmed jazan university, Egypt
- Dr. Roukhe Hassane Ismac, Malaysia
- Dr. Aleksandr Cariow West Pomeranian University of Technology, Szczecin, Poland
- Dr. Swapnadip De Jadavpur University, India

#### **Contact Us**

Website URL: www.iosrjournals.org Email: Support@iosrmail.org









# **Qatar Office:**

**IOSR Journals** Salwa Road Near to KFC and Aziz Petrol Station, DOHA, Qatar

# **India Office:**

EHTP, National Highway 8, Block A, Sector 34, Gurugram, Haryana 122001

#### **Australia Office:**

43, Ring Road, Richmond Vic 3121 Australia

#### **New York Office:**

8th floor, Straight hub, NS Road, New York, NY 10003-9595



# IOSR Iournal of VLSI and Signal Processing **IOSR** Journals

**International Organization** of Scientific Research

p-ISSN: 2319 - 4197 e-ISSN: 2319 - 4200 Volume: 7 Issue: 4

# **Contents:**

| Measuring the Effects of Rational 7th and 8th Order Distortion Model in the Region of Digital Video Watermarking    | 01-08 |
|---------------------------------------------------------------------------------------------------------------------|-------|
| Design of Low Voltage D-Flip Flop Using MOS Current Mode Logic (MCML) For High Frequency Applications with EDA Tool | 09-14 |
| Implementation of Area & Power Optimized VLSI Circuits Using Logic Techniques                                       | 15-23 |
| PCIe BUS: A State-of-the-Art-Review                                                                                 | 24-28 |
| Network-on-Chip: A State-of-the-art Review                                                                          | 29-35 |
| Lowering Power Delivery Issues in 3D-IC                                                                             | 36-38 |
| Online Handwritten Text Recognition for Indian Scripts                                                              | 39-50 |
| Advance High Performance Bus Arbitration Techniques (AHB): A State-of-the-Art Review                                | 51-56 |
| Design and Comparison of 8x8 Wallace Tree Multiplier using CMOS and GDI Technology                                  | 57-62 |
| An Efficient VLSI Architectures for FIR Filter in Fixed and Reconfigurable Applications                             | 63-72 |
| Dual-threshold Single-ended Schmitt-Trigger Based Radiation Hardened memory Design with Fault modeling System       | 73-80 |