# Simulation of Propagation Delay of Multi and Single Conductor MLGNR in Nano Scale Region

Praggya Agnihotry<sup>1</sup>, R.P.Agarwal<sup>2</sup>

<sup>1</sup>(Research Scholar, ECE Department, Shobhit University, India) <sup>2</sup>(Academic Advisor, Shobhit University, India)

**Abstract:** The paper deals with the analysis of propagation delay of multi-layer graphene nano-ribbon (MLGNR) using single and multi conductor equivalent models at 16 nm for driver-interconnect-load (DIL) system. The length of MLGNR varies from 100  $\mu$ m to 1000  $\mu$ m has been used for GNR at different layers 3, 10 and 20. Three threshold voltages 0.5V (super threshold region), 0.3V (near threshold region), and 0.2V (sub threshold region) have been used for different number of devices connected in parallel.

**Keywords:** CMOS, Driver-Interconnect-Load (DIL), FinFET, Multi conductor equivalent model, Single conductor equivalent model.

# I. Introduction

In recent years as the demand of better VLSI interconnects increases graphene nano-ribbon is playing an important role in the area of interconnection because of its outstanding properties. Graphene nano-ribbon is a flat two dimensional sheet. Like carbon nanotube graphene can be conducting and semi conducting [1][2]. There are two variants of graphene sheet namely arm-chair GNR and zig-zag GNR [3].



Fig.1 (a) armchair GNR and (b) zigzag GNR [4]

In this paper the effect of equivalent circuits of MLGNR along with DIL system have been studied in terms of propagation delay using TSPICE. The multi conductor equivalent circuit [5] carries mutual inductances and mutual capacitances along with quantum resistance, quantum capacitance, electrostatic capacitance, kinetic inductance and electrostatic inductance. For this work contact resistance of  $3.2k\Omega$  has been considered. The type of MLGNR which has been used in this work is neutral MLGNR means with no doping and with  $E_F = 0.1eV$ . The inter layer distance of 0.34 nm has been considered for the MLGNR. Mean free path equal to 419 nm has been taken in this work [6].

# II. Interconnect Model

Two equivalent models of MLGNR shown in Fig. 3 have been used along with DIL system for the simulation.







Fig. 3 (a) Multi-conductor circuit model (b) ESC model of the MLGNR interconnect [5]

The components of multi conductor circuit expressed by the authors in [7][8][3] have been used in this work to calculate the values for quantum capacitance, electrostatic capacitance, kinetic inductance, electrostatic inductance and quantum resistance.

| $R_{Q} = (h/2q^{2})/N_{ch}N_{layer} = 12.94 \text{ K}\Omega/N_{ch}N_{layer}$                                                           | (1)          |
|----------------------------------------------------------------------------------------------------------------------------------------|--------------|
| $C_{Q} = N_{ch}N_{layer} 4q^{2}/hv_{f} = N_{ch}N_{layer} * 193.18 aF/\mu m$                                                            | (2)          |
| $C_E = \varepsilon_0 * w/d a F/\mu m$                                                                                                  | (3)          |
| $L_{K} = (h/4q^{2}v_{f})/N_{ch}N_{layer} = 8.0884/N_{ch}N_{layer} nH/\mu m$                                                            | (4)          |
| $L_E = \mu_0 * (d/w) nH/\mu m$                                                                                                         | (5)          |
| where, $N_{ch} = N_{ch,electron} + N_{ch,hole}$                                                                                        |              |
| $N_{ch} = \sum \left[ 1 + \exp((E_{n,electron} - E_F)/k_BT) \right]^{-1} + \sum \left[ 1 + \exp((E_F - E_{n,hole})/k_BT) \right]^{-1}$ | (6)          |
| N <sub>ch</sub> = number of conducting channels in one layer,                                                                          |              |
| N <sub>layer</sub> = number of GNR layers,                                                                                             |              |
| h = Plank's constant = $6.626*10^{-34}$ J.s, and q = electronic charge = $1.6*10^{-19}$                                                | C, $v_f = F$ |

h = Plank's constant = $6.626 \times 10^{-34}$  J.s, and q = electronic charge = $1.6 \times 10^{-19}$  C, v<sub>f</sub>= Fermi velocity =  $8 \times 10^5$  m/s for GNR,  $E_{n,electron}(E_{n,hole})$  = minimum (maximum) energy of the nth conduction (valence) sub-band.

The expressions for mutual inductance and mutual capacitance is given by Areshkin in [9] have been used which are given as,

| $l_{m,layer} = \mu_0 * (\partial / w) nH/\mu m$                  |      |   | (7) |
|------------------------------------------------------------------|------|---|-----|
| $C_{m,layer}^{(j-1, j)} = \varepsilon_0^* (w/\partial) aF/\mu m$ |      |   | (8) |
|                                                                  | <br> | - |     |

Where  $\partial$  is distance between two adjacent layers,  $\mu_0$  and  $\epsilon_0$  are the magnetic permeability and electrostatic permittivity of free space respectively.

Also the components of single conductor circuit which has been given by Cui in [10] used in this work which are given as,

$$\begin{split} &R_{ESC} = 12.94 \; K\Omega / \; \lambda \; N_{ch} N_{layer} \\ &Where \; \lambda \; is \; mean \; free \; path. \\ &L_{ESC} = L_K + L_E \\ &C_{ESC} = (C_Q + C_E)^{-1} \\ &Where, \; C_E = C_e^{(N,N)} \\ &C_Q = C_p^{(N)} \\ &and \; C_p = C_Q^{(j,j)} + C_S^{(j-1)}, \; for \; j \in [2,N] \\ &C_p^{(1-1)} = (1/C_Q^{(j-1)} + 1/C_m^{(j-1,j)})^{-1}, \; for \; j \in [2,N] \\ &C_p^{(1)} = C_Q^{(1,1)} \\ &Similarly, \; L_E = L_e^{(N,N)} \\ &L_K = L_p^{(N)} \\ &L_F^{(j)} = (1/L_K^{(j,j)} + 1/L_e^{(j-1)})^{-1}, \; for \; j \in [2,N] \\ &L_e^{(1-1)} = L_p^{(j-1)} + l_m, \; ^{(j-1,j)}, \; for \; j \in [2,N] \\ &L_p^{(1)} = L_K^{(1,1)} \end{split}$$

# III. Simulation And Results



Fig. 4 Driver- interconnect-load system (DIL) using SG FinFET driver-load stage.

The simulation set up comprises of MLGNR interconnect with driver and load with different number of layers like 3, 10, and 20. The driver and load circuits which have been used for analysis are CMOS, short-gate (SG) FinFET, low-power (LP) FinFET, and independent-gate (IG) FinFET at 16 nm. By using these four set ups delay performance is calculated for multi conductor and single conductor equivalent circuits of MLGNR. The Fig. 4 shows a DIL system with SG FinFET driver-load stage, other DIL systems have been obtained by simply connecting the CMOS and other two forms of FinFETs in the above driver-load stages.

TSPICE version 14.0 has been used for simulation work. The different number of devices which are connected in parallel have been shown by using the symbol M. Results from Fig. 5 to Fig.8 shows delay variation at Vin = 0.5V for four test circuits for different values of M. Results from Fig 9 to Fig.15 show the same effect as above but for sub threshold region and near sub threshold region.

Fig. 16 shows the comparative effect of single and multi conductor model of MLGNR with respect to delay at 100 um interconnect length and for GNR layers = 3, 10 and 20 which clearly shows the difference in the values of multi and single conductor equivalent circuit.



Fig. 5 Effect of length on delay for CMOS DIL in super threshold region



Fig. 6 Effect of length on delay for SG FinFET DIL in super threshold region



Fig. 7 Effect of length on delay for LP FinFET DIL in super threshold region



Fig. 8 Effect of length on delay for IG FinFET DIL in super threshold region



Fig. 9 Effect of length on delay for CMOS and SG FinFET DIL in near threshold region



Fig. 10 Effect of length on delay for IG FinFET DIL in near threshold region







Fig. 12 Effect of length on delay for CMOS DIL in sub threshold region



Fig. 13 Effect of length on delay for SG FinFET DIL in sub threshold region



Fig. 14 Effect of length on delay for IG FinFET DIL in sub threshold region



Fig. 15 Effect of length on delay for LP FinFET DIL in sub threshold region





# IV. Conclusion

The paper has shown the comparative analysis of propagation delay of multi and single conductor equivalent circuits of MLGNR along with DIL system. From the results which have been simulated in the paper it is clear that the multi conductor model gives better values than that of single conductor and this effect is significant for all four test circuits in super threshold, but in near threshold region the effect is clear only for LP FinFET DIL system and also the comparative effect is less for CMOS and SG FinFET DIL systems in sub threshold region.

#### References

- A. Naeemi and J. D. Meindl, Conductance modeling for grapheme nanoribbon (GNR) interconnects, IEEE Electron Device Lett., vol. 28,no. 5, 2007, pp. 428–431.
- [2]. A. Naeemi and J. D. Meindl, Performance benchmarking for graphene nanoribbon, carbon nanotube, and Cu interconnects, in Proc. IEEE Int. Interconnect Technol. Conf., San Francisco, CA, 2008, pp. 183–185.
- [3]. C. Xu, H, Li, and K. Banerjee, Modeling, analysis, and design of graphene nano-ribbon interconnects, IEEE Trans. Electron Devices, vol. 56, no. 8, pp, 2008, 1567-1578,
- [4]. T. Ragheb and Y. Massoud, On the Modeling of Resistance in Graphene Nanoribbon (GNR) for Future Interconnect Applications, in Proc. IEEE/ACM Int. Conf. on Computer-Aided Design (ICCAD 2008), 2008, pp.593-597.
- [5]. Y. Fang, W. Zhao, X. Wang, F. Jiang, and W. Yin, Circuit modelling of multilayer graphene nanoribbon (MLGNR) interconnect, in IEEE Conference (APEMC), 2012 Asia-Pacific Symposium, 2012, pp. 625 – 628.
- [6]. L. X. Benedict, V. H. Crespi, S. G. Louie, and M. L. Cohen, Static conductivity and superconductivity of carbon nanotubes— Relations between tubes and sheets, Phys. Rev. B, Condens. Matter, vol. 52, no. 20, 1995, pp. 14 935–14 940.
- [7]. M. K. Majumdar, N. Reddy K., B. K. Kaushik, and S. K. Manhas, Comparison of propagation delay in single and multi-layer graphene nanoribbon interconnects, 2012 5th International conference on computers and devices for communication (CODEC), 2012, pp. 1-4, 17-19.
- [8]. V. Kumar, S. Rakheja and A. Naeemi, Modeling and optimization for multilayer graphene nanoribbon conductors, IEEE International Technology Conference 2011 and Materials for advance metallization (IITC/MAM), 2011, pp. 1-3, 8-12.
- [9]. D. A. Areshkin, D. Guilycke, and C. T. White, Ballistic transport in graphene nanostrips in the presence of disorder: importance of edge effects, Nano letters, vol. 7, no. 1, 2007, pp. 204-210.
- [10]. J.-P, Cui, W.-S. Zhao, W.-Y. Yin, and I. Hu, Signal transmission analysis of multilayer graphene nano-ribbon (MLGNR) interconnects, IEEE Trans. Electromagn. Compat" vol. 53, no, 4, 2011.