e-ISSN: 2319 - 4200, p-ISSN No.: 2319 - 4197

www.iosrjournals.org

# A Clock Gated Colpitts Cmos Quadrature Vco For Low Power Applications

## Mr.EldhoKurian, Mr.M.Karthikeyan, Mr.A.Udhayakumar

P.G.Scholar, ME(ECE), Hindusthan College of Engineering and Technology, Coimbatore. P.G.Scholar, ME (ECE), Hindusthan College of Engineering and Technology, Coimbatore. Assist. Professor, Hindusthan College of Engineering and Technology, Coimbatore.

Abstract: The need for extra elements for coupling will add noise and increase power dissipation to the LC-QVCOs. To improve the phase noise, various experiments are done to modify the coupling networks. A new clock gated quadrature voltage-controlled oscillator (QVCO) using differential Colpitts oscillator is presented. The coupling technique presented is applicable to N differential Colpitts QVCOs for multiphase signals generation and a clock gated multiphase QVCO is presented. The main advantage of this technique is that, here we are not using any coupling networks. The clock gated QVCO is combined of two similar current-switching differential Colpitts VCOs in which the first core VCO is connected to the second in an in-phase manner, and the second core VCO is connected to the first in an anti-phase manner. For this connection the substrates of the interconnected transistors as well as the substrates of MOS varactors are used. A linear (sinusoidal) analysis is showed that verify that the VCO circuit generates quadrature waveforms.

Keywords: quadrature oscillator, low-phase noise, multiphase, Current-switching Colpitts-oscillator.

#### I. Introduction

Quadrature and multiphase voltage-controlled oscillators are essential basic blocks in almost all the present transceiver front-ends, whose functioning can notably influence the functioning of the entire communication system. Several methods for quadrature signal generation are existing. Injection locked LC quadrature voltage-controlled oscillators based on first-harmonics and super-harmonics. Injection has become commonly accepted method in RF circuits since their phase noise is favourable.



Fig.1. Schematic of the proposed clock gated QVCO



Fig .2. Coupling is done by gate-bulk and bulk-drain capacitances

LC-QVCOs have two major blocks; a couple of same LC-VCOs and combination circuit, here the two blocks will affect the entire communication system output. To progress the phase noise in the formerly discussed LC-QVCOs, we are mainly concentrating on the combination circuit, experimenting a variety of active or passive, combination networks, as the central VCO will be approximately in the interconnected style. In usual interconnected LC-VCOs, the noise formed by the active elements disturbs the VCO outputs at their zero crossings, i.e., the highest noise sensitivity point. On the other hand, in Colpitts oscillators, the highest noise level, i.e., the highest of the impulse sensitivity function, formed by the central transistors is united with the smallest oscillator sensitivity points. Therefore, as shown, Colpitts oscillators have better cyclostationary noise values and possibly, an improved phase noise values when evaluating with the usual interconnected LC-VCOs.

In formerly discussed QVCOs, differential Colpitts oscillators have been changed with the interconnected oscillators, thus obtaining a smaller phase noise. In two matching Colpitts VCOs are combined to each other via four parallel connecting transistors. But the parallel transistors will waste power and also disgrace the phase noise of the QVCO. To decrease the cause of noise of the connecting transistors, an arrangement known as noise-degenerated has been proposed while the connecting transistors are put in sequence with central transistors. So the phase noise and power usage can be decreased, stacking of transistors reduce the voltage headroom. In the QVCO discussed in and passive elements can be used in place of active coupling elements.

Here in mostly discussed Colpitts QVCOs additional circuits are used for connecting, which will reduce the whole functioning and efficiency of the QVCO and the chip area get increased. Also, if any irregularities between connecting devices occurs, it will lead to the balancing of the entire circuitry and shows phase error. This work presents an enhanced low-phase noise low-power clock gated quadrature voltage-controlled oscillator in which two similar differential Colpitts VCOs are connected without extra connecting devices which will reduced the phase noise and power usage. The proposed clock gated quadrature VCO and its analysis are added in the next section. Simulation values and an evaluation of its working with formerly discussed quadrature VCOs are showed in Section III.

| Parameter                | Value                      | Parameter         | Value     |
|--------------------------|----------------------------|-------------------|-----------|
| $\overline{(W/L)_{Msw}}$ | 38 μm/0.18 μm              | C <sub>1</sub>    | 1 pF      |
| $(W/L)_{M1-4}$           | 22 μm/0.18 μm              | $C_2$             | 0.5 pF    |
| (W/L) <sub>Mvar</sub>    | $300 \ \mu m/0.18 \ \mu m$ | $V_{dd}$          | 1.8 volt  |
| L                        | 1 nH                       | 37                | 0.85 volt |
| r.                       | 1.0                        | V <sub>tune</sub> | 0.85 VOII |

Table.1. parameter values for Simulations of QVCO

### II. Analysis of The Proposed Clock Gated Qvco

The proposed clock gated quadrature VCO is shown in Fig 1. The circuitry is made of two similar differential Colpitts VCOs which are connected in an "in-phase anti-phase" manner. As shown in Fig. 1, no extra connecting devices are used, also a power saving circuitry is used which will reduce power usage and delay. As shown in Fig.1 the bulks of the switching transistors (nodes a and b of  $M_{sw}1,2$ ) of the first VCO are connected to the bulks of the MOS varactors (nodes a and b of  $M_{var}3,4$ ) of the second VCO in an "anti-phase" scheme, and the bulks of the switching transistors(nodes c and d of  $M_{sw}3,4$ ) of the second VCO are connected in an "in-phase" scheme to the bulks of the MOS varactors (nodes c and d of  $M_{var}1,2$ ) of the first VCO. Since in a technology with P-type wafer the PMOSFETs are placed in separate wells, their bulks can be connected to different potentials.

In this circuit, the substrates of the MOSFETs are not in a floating state. The substrate potential is set by the network combination of  $V_{dd}$ , source-substrate diodes in  $M_{sw}$ , the substrate-source/drain diodes in  $M_{var}$  and  $V_{tune}$ . The layout techniques such as Guard ring can be used for the purpose of reducing the effects of substrate noise on the phase noise. The potential at nodes a, b, c and d of the circuit can be fixed at any desired value by connecting them to a desired potential via four resistors.

The main idea in the proposed clock gated QVCO is to use the intrinsic capacitances of the core VCO's transistors instead of some additional connecting devices. As shown in Fig. 2, the gate-bulk and the bulk-drain capacitances of the switching transistors, and the gate-bulk capacitances of the MOS varactors play the role of connecting devices and provide the injection path for coupling signals, thus avoiding the require for any additional AC coupling capacitors and DC biasing resistors. To reduce the noise involvement of the core VCOs to the whole phase

noise, the noise-wise better Colpitts structure replaces the usual interconnected LC-VCOs. To show that a 90 phase difference present between the outputs of the proposed clock gated circuit, i.e., I+, I- and Q+, Q- in Fig. 1 are in quadrature, a linear analysis is presented. Here, it is assumed that the waveforms are sinusoidal. Due to the symmetry of the proposed clock gated circuit in Fig.1 the amplitude of all output voltages (i.e. I+, I- and Q+.Q-) are equal. Because of the differential arrangement of the core VCOs, there is a 180 phase shift between the potentials of the nodes I+ and I- and also between those of Q+ and Q-.



Fig.3 output waveform of clock gated QVCO



Fig .4 Tuning range simulated frequency of proposed clocked gate QVCO.

### **III. Simulation Results**

The proposed clock gated quadrature Colpitts VCO is designed and simulated in a standard 0.18- m RF-CMOS technology. Fig. 3 shows the simulated output waveforms using the circuit parameter values shown in Table I. The ohmic loss of each inductor was defined as a series resistor rL with 1 ohm per each nH of inductance. Since no extra elements were used for coupling, no parasitic element is imposed on the tank circuit results the tuning ranges wider

According to calculations, oscillation frequency varies from 4.95 to 5.92 GHz when is swept from 0 to 1.8 V, results in a tuning range of 18%, as shown in Fig. 4. The total dc current drawn from a 1.8-V power supply is 4.44mA leading to 8 mW total power consumption. The simulated phase noise of the proposed clock gated QVCO at 5.4GHz centre frequency is compared to that of in Fig. 5. The parameters of each circuit are chosen such that both have the same oscillation frequency and power dissipation for the simulation. As we assumed, the phase noise in the proposed circuit is appreciably improved, which is due to the reduction of extra coupling networks and the clock gated method used. As Shown in Fig. 5, changing the coupling factor will results vary in the phase noise.

#### CLOCKED GATE MULTIPHASE QVCO

We can make use of the same method for producing multiphase signal generation named clock gated multiphase QVCO. Here Coupling of similar LC-VCOs in a circuit such that N-1 the core VCOs are connected to each other in an "in-phase" manner, and the Nth core is connected to the first one in an "anti-phase" manner is a usually used technique for multiphase signals generation. Widening the same idea to the proposed design, as shown in Fig.3, the proposed coupling method can be practicable to numerous core Colpitts VCOs to produce multiphase signals. The proposed clock gated multiphase QVCOs can produce multiphase signals  $\pi/N$  with phase shifts N=1, N=



Fig.5 simulated phase noise of proposed clocked gated QVCO

As a usual case, a four-stage multiphase Colpitts VCO is implemented and simulated with circuit parameter values of Table 3.1 in a 0.18- µm RF-CMOS technology. The extracted simulation outputs show that the phase noise of the proposed clock gated four-phase QVCO is -139 dB/Hz at 3 MHz frequency offset from 5.25 GHz centre frequency, while drawing 10.5 mA from a 1.8-V power supply, giving an 191.1 dB.

### **IV.** Conclusion

In this paper, usual LC-VCOs are substituted with the noise-wise better current-switching Colpitts VCOs. Injection-locked quadrature oscillators are usually combined of two separate parts: two core VCOs and some coupling devices, in which every element contribute to the phase noise performance. For better performance of the QVCO, we need to improve the phase noise by reducing the coupling network. Also to reduce the power dissipation due to the coupling circuitry, coupling devices were deducted by making use of the bulks of switching transistors and the bulks of the MOS varactors in the Colpitts core. An analysis of the working of the clock gated proposed QVCO using a linearized model of the circuit is presented and shows matching with simulation results. The proposed design method can also be used to couple identical Colpitts VCOs for production of any number of multiphase signals.



Fig.6 Schematic of the proposed four phase clocked gate QVCO

### References

- Andreani .A, Bonfanti. A, Romano. L, and Samori.C,(2002) Analysis and design of 1.8 GHz CMOS LC quadrature oscillator' IEEE J. Solid-[1] tate Circuits, vol. 37, no. 12, pp. 1737-1747. 2
- Aparicio .Rand Hajimiri.A,(2002) 'A noise-shifting differential. Colpitts VCO,' IEEE J. Solid-State Circuits, vol. 37, no. 12, 4 [2]
- [3] Chu.Mand Allstot.D,J, (2004) 'A 6 GHz low-noise quadrature Colpitts VCO,' in Proc. IEEE Int. Conf. Electron., Circuits Syst. 6
- [4] Chuang, Y.H., Lee, C.K., and Lee, S.H. (2006) 'A 4.8GHzLow phase noise quadrature Colpitts VCO,' presented at the Int. Symp. VLSI Design, Autom., Test, Hsinchu, Taiwan. 5
- [5] Ebrahimi.E and Naseh.S, (2011)'A new robust capacitively coupled second harmonic quadrature LC oscillator,'AnalogIntegr. Circuits SignalProcess., vol. 66, no. 2, pp. 269-275. 14
- Gierkink . S, Levantino.S, R. Frye.R, Samori.C, and Boccuzzi.V, (2003) 'A low-phase-noise 5-GHz CMOS quadrature [6] VCO using
- superharmonic coupling, TEEE J. Solid-State Circuits, vol. 38, no. 7, 3

  Jang.S.L, Chuang.Y.H, Wang.Y.C, Lee.S,H, and Lee.J.F,(2005) 'A low power and low phase noise complementary Colpitts quadrature [7]
- VCO,' presented at the Int. Symp. Commun., Kaohsiung, Taiwan, 11

  Jang S.L, Huang.S.H, Liu.C.C, and Juang.M.H, (2009) 'CMOS Colpitts quadrature VCO using the body injection-locked coupling technique' IEEE Microw.Wirel.Compon.Lett., vol. 19, 8 [8]
- Kim.J and Kim.B, (2000) A low-phase-noise CMOS LC oscillator with a ring structure, in Proc. ISSCC, pp. 430-431.12 [9]
- Li.X, Shekhar.S, and Allstot.D.J.(2005) "Gm-boosted common-gate LNA and differential Colpitts VCO/QVCO in 0.18-um CMOS,' IEEE [10] J.Solid-State Circuits, vol. 40, no. 12, pp. 2609-2619. 10
- Rofougaran A, Chang .G ,Rael . J. J, Chang C, M. Rofougaran, Chang.P.J ,. Djafari.M, M.-K. Ku, Roth.E.W, Abidi.A.A , and Samueli. H, [11] (1998) 'A single-chip 900-MHz spread-spectrum wireless transceiver in 1- m CMOS-Part I: Architecture and transmitted design'IEEE J. Solid-State Circuits, vol. 33, no. 4, pp. 515-534 1
- [12 Shie.C.I, .ChiangY,C, and Lin.J.M, (2008) 'Low power and highefficiency VCO and quadrature VCO circuits constructed with transconductance-enhanced Colpitts oscillator feature, IEICE Trans. Electron., vol. E91-C, no. 2, pp. 193-199. 9