# A brief review of some pertinent oxidation and annealing effects on the oxide charge density and surface field-effect mobility in the SiC MOS and MOSFET devices

Dr. Ravi Kumar Chanana

Self-Employed Independent Researcher, Gr. Noida, India Corresponding author: Dr. Ravi Kumar Chanana.

Abstract: This article briefly reviews the oxidation and annealing effects on the flatband voltage of the SiC MOS device and the surface field-effect mobility of the MOSFET device. The oxide charge densities are calculated from the flatband voltages observed after processing in a MOS device. The oxide charges are found to be mainly near the SiO<sub>2</sub>/SiC interface associated with the near-interface traps. NO annealing has been found to shift the flatband voltage in the p-type MOS device when Nitrogen gets incorporated only at the interface, but not in the n-type device, with both the samples having wet re-oxidised oxide. This however, does not change the slope of the Fowler-Nordheim plot in the MOS device as if only the metal-semiconductor work function difference has changed, and yields the same hole effective mass for the bulk oxide of 0.58m, with and without N at the interface. The MOS device on SiC is shown to contain near-interface traps in the oxide near the SiC conduction band associated with an E'centre that limits the channel mobility of the power MOSFET. Keywords: Oxidation, Annealing, Metal-Oxide-Semiconductor, Silicon Carbide.

Date of Acceptance: 28-06-2021

#### Introduction I.

Since the mid 1990s, increased impetus has been given to developing a reliable n-channel silicon carbide (SiC) power metal-oxide-semiconductor-field-effect-transistor (MOSFET). The electronic properties of SiC polytypes of 6H- and 4H- were found suitable for high power and high temperature applications. The MOSFET device was considered because the native oxide of SiC is SiO<sub>2</sub> and similarities could be found with the existing Si MOS technology. Starting with the characterization of a 6H-SiC/SiO<sub>2</sub> interface in 1994 by Brown et al., it was learnt that there are low 10<sup>12</sup> order fixed charges and slow traps existing in the steam grown oxide and SiO<sub>2</sub>/6H-SiC interface [1]. Shenoy et al. observed low oxide charge density of 9 x  $10^{11}$ /cm<sup>2</sup> when 6H-SiC epitaxial surface was wet oxidised at 750°C with slow pull-out [2]. Lipkin and Palmour further devised the wet re-oxidation anneal at 950°C for 3 hrs of the wet oxidised p-6H-SiC that reduced the fixed oxide charges and interface states to the minimum with  $12 \times 10^{11}$ /cm<sup>2</sup> oxide charge density remaining after wet re-oxidation. They achieved a good quality oxide with a electrical breakdown strength of about 10 MV/cm [3]. This led to accepting the wet re-oxidation at 950°C for 3 hrs as part of the standard oxidation procedure. In 1997, J. A. Cooper Jr. reviewed the advancement of the SiC MOS technology based on the work by M.K. Das, J.N. Shenoy and M.R. Melloch, L. A. Lipkin and J. R. Palmour and others, on 6H-SiC MOS devices [4]. The surface fieldeffect (FE) mobility in the 6H-SiC MOSFET has been determined to be in the range of 50-72cm<sup>2</sup>/V-s with wet re-oxidised oxide having acceptor states mostly outside the 6H-SiC bandgap [3].

The Vanderbilt-Auburn research group [5-6] furthered the interface improvement, utilizing 4H-SiC MOS devices having wider bandgap of 3.23 eV than 6H-SiC having a bandgap of 3.03 eV, by introducing NO annealing at 1150-1175°C for 2 hrs which passivated the Si and carbon dangling bond type interface states and reduced them to 6 x  $10^{11}$ /cm<sup>2</sup>eV at E<sub>c</sub>-0.2 eV [7-8]. It also passivated the interstitial carbon and carbon clusters with states near the conduction band (CB) and transferred them to near valence band (VB) by forming CN bonds [7]. It improved the surface FE mobility in the 4H-SiC MOSFET channel from single digit to about 25-35 cm<sup>2</sup>/V-s [9]. By 2006, NO and NO+H<sub>2</sub> anneal improved the peak surface FE mobility in the MOSFET on (0001) oriented Si-face of 4H-SiC to 45cm<sup>2</sup>/V-s and 55cm<sup>2</sup>/V-s respectively [10]. Berens et al. have tried  $NO+NH_3$  to incorporate Hydrogen, which improved mobility to  $45cm^2/V$ -s but yielded reduced oxide reliability by increasing trapping at high electric fields [11]. Annealing in NH<sub>3</sub> incorporates Nitrogen throughout the oxide and removes oxygen thus changing the material to one like SiON with a lower bandgap. This increases the leakage current and lowers the electrical breakdown strength. Annealing in NO on the other hand, incorporates Nitrogen only at the interface [11-12]. N<sub>2</sub> annealing at high temperature improves peak mobility to  $50 \text{ cm}^2/\text{V-s}$ as the best device and also yields high electrical breakdown strength of about 10 MV/cm [13].  $N_2$  is

environment-friendly gas but it requires a lot of energy to breakdown. It has high bond strength of 9.8 eV. A high density of border acceptor traps or near-interface traps in the oxide that lie within the 4H-SiC bandgap near the CB was found to limit the surface FE mobility improvements further in the 4H-SiC MOSFET device [8, 14-17]. The present article reviews some pertinent oxidation and annealing effects on the oxide charge density through the observation of flatband voltages on the 6H- and 4H-SiC MOS devices and correlates them to the surface FE mobility in the MOSFETs towards the end.

## II. Theory

In the early years of Si-MOS technology development, the interface states were called surface states and the formula used for finding the density of surface state charge was given as [18]:

$$\Delta V = Q_{ss} \frac{x_0}{K_0 \varepsilon_0} - \Phi_{MS}$$
(1).

Here,  $Q_{ss}$  is the surface-state charge density per unit area,  $\frac{K_0 \varepsilon_0}{x_0}$  is the oxide capacitance per unit area, and

 $\Phi_{MS}$  is the metal-semiconductor work function or barrier energy difference. Later on, the above formula was used to find the density of fixed charges  $Q_f$  when it was updated after the standardized terminology for the oxide charges was introduced, as [19]:

$$V_{FB} = \Phi_{MS} - \frac{Q_f + Q_m + Q_{ot}}{C_o}$$
(2).

Here,  $V_{FB}$  is the flatband voltage,  $\Phi_{MS}$  is the metal-semiconductor work function difference, and the four types of charges in the oxide and the oxide/semiconductor interface are oxide fixed charge density  $Q_f$ , mobile ionic charge density  $Q_m$ , oxide trapped charge density  $Q_{ot}$ , and the interface trapped charge density  $Q_{it}$ . These charge densities are in Coulombs/cm<sup>2</sup>. The oxide capacitance in Farads/cm<sup>2</sup> is represented by  $C_o$ . The interface states in the Si technology were passivated with a forming gas anneal at 450°C for 30 min. This eliminated  $Q_{it}$  from the formula, and the other oxide charges were determined unambiguously by different methods. The  $Q_{it}$  will be part of the formula if they are high. Now, since 1992, near-interface trap or border trap charge density  $Q_{bt}$  has been added [20]. These charges are different from the interface charges, which are at the interface. These are located in the oxide within 2-3 nm of the oxide/semiconductor interface. These are "slow" states and lie near the semiconductor conduction band. They are electrically active and communicate with the semiconductor CB. They are associated with E' centres in the oxide [20]. The near-interface trap or border trap charges are found in significant numbers as acceptor charges in the 4H-SiC MOS devices where the acceptor border traps lie within the 4H-SiC band gap. The trap states and pinned around 2.9 eV from the SiC VB in all polytypes. [21]. The border trap states in Si MOS device are at about 0.1 eV above the CB edge of silicon at flatband.

Oxidised silicon has mostly electrically active donor interface states in both lower and upper half of the silicon band gap [22-24]. Donor traps are positive when empty and neutral when filled while acceptor traps are neutral when empty and negative when filled. Therefore positive interface charge density for both n-type and p-type Si MOS devices are observed. Oxidised silicon carbide has donor interface states in the lower half and acceptor interface states in the upper half of the bandgap [21]. Therefore positive interface charge density is observed in the p-type SiC MOS device and negative interface charge density is observed in the n-type SiC MOS device, apart from the presence of electrically inactive fixed oxide charges in both device systems. The donor interface trap charge density at flatband in the Si/SiO<sub>2</sub> system is shown in Fig.3 of the study by Deal et al. on the oxidised n- and p-type Si surface [18]. The figure shows the effect of oxidation temperature on the surface-state charge density as it was known earlier. The charge density is calculated by using equation (1). It can be observed that the p-type Si sample has a slightly higher charge density than the n-type sample at all oxidation temperatures with the difference getting larger at the lower oxidation temperatures. This is due to the difference in the  $\Phi_{MS}$  value, which is -0.95 V for the Al-p-Si sample and -0.25 V for the Al-n-Si sample given the Si donor and acceptor doping is of the order of  $10^{16}$ /cm<sup>3</sup>. The p-type Si MOS sample thus gives a slightly higher interface charge density.

### **III. Results and Discussion**

The development of a reliable n-channel power MOSFET on p-4H-SiC is a current worldwide objective. With this objective in view, many research groups have studied the effect of wet re-oxidation annealing at 950°C for 3 hrs on the oxides grown on p-4H-SiC and n-4H-SiC epitaxial layers. This wet re-oxidation procedure is part of the "standard" oxidation procedure for SiC MOS and MOSFET devices which is described in the study by Williams et al. [8]. The wet re-oxidation is performed on the oxides grown by dry or wet oxidation at high temperatures of 1100-1200°C followed by a 30 min inert anneal in Ar at the oxidising temperature. The effect of the wet re-oxidation on the flatband voltage is tabulated below from the studies of some of the research groups. NO annealing at 1150°C for 2 hrs is performed on the wet re-oxidised oxides, and its effect on the flatband voltage of the MOS device is also observed and analysed in terms of the oxide charge densities.

The first observation from the Table I below is that wet re-oxidation of the p-SiC/SiO<sub>2</sub> structure lowers the oxide charge density as shown by a lower flatband voltage. This has been observed before by Shenoy et al. and Lipkin and Palmour [2-3]. The second observation from column 7 and rows 3 to 6, that dry or wet oxidation in the 1100-1200°C temperature range followed by a 30 min. Ar inert anneal at the oxidising temperature finally gives the same flatband voltage of -4.3 V after performing wet re-oxidation at 950°C for 3 hrs on the p-4H-SiC/SiO<sub>2</sub> structure. That is, the final temperature and oxidising ambient decides the flatband voltage of the MOS device. This is a similar observation to that in the Si MOS technology [18]. This -4.3 V corresponds to  $12 \times 10^{11}$ /cm<sup>2</sup> fixed positive charge density after the wet re-oxidation as calculated using equation (2), given that the metal-semiconductor work function difference between Mo gate and p-4H-SiC is 4.7-6.8 which equals -2.1 V. These charges are evidenced to be due to near-interface traps forming E' centre as Si-C-O-O with an unpaired electron [14-16]. The positive charge in the p-type device associated with the nearinterface trap charge comes from the splitting of the neutral oxygen vacancy upon hole capture into the Si-C-O-O E' centre with an unpaired electron and the fixed positive charge. It is showing near the VB edge at  $E_v$ +0.1 eV. The calculated charge number density  $Q_{f}/q$  from equation (2) is 12 x 10<sup>11</sup>/cm<sup>2</sup>. The third observation is that the flatband voltage shift to lower voltage after wet re-oxidation is a parallel shift due to the removal of donor states whose density can be calculated by knowing the amount of parallel voltage shift.

| S.No. | Reference                           | Oxidation<br>condition<br>(Ar anneal<br>for 30min at<br>the ox temp<br>was common<br>for all. | Oxide<br>thickness<br>(nm) | Flatband<br>voltage after<br>oxidation,<br>V <sub>fb</sub> (V) | Wet<br>Re-oxidation<br>condition | Flatband<br>voltage after<br>wet reox.<br>V <sub>fb</sub> (V) | NO<br>annealing<br>condition<br>(for 2 hrs) | Flatband<br>voltage after<br>NO<br>annealing,<br>V <sub>fb</sub> (V) |
|-------|-------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------|----------------------------------------------------------------|----------------------------------|---------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------|
| 1.    | Lipkin and<br>Palmour,<br>p-6H, [3] | Wet, 1100°C                                                                                   | 50                         | -7.42                                                          | 900°C for<br>1.5 hrs.            | -5.8                                                          |                                             |                                                                      |
| 2.    | Lipkin and<br>Palmour,<br>p-6H, [3] | Wet, 1100°C                                                                                   | 50                         | -7.42                                                          | 950°C for 3<br>hrs.              | -4.9                                                          |                                             |                                                                      |
| 3.    | Ekoue<br>et al., p-4H, [25]         | Wet,<br>1150°C                                                                                | 50                         | -9.95                                                          | 950°C for 3<br>hrs.              | -4.26                                                         |                                             |                                                                      |
| 4.    | Chung<br>et al., p-4H, [7]          | Wet,<br>1100°C                                                                                | 40                         |                                                                | 950°C for 3<br>hrs.              | -4.2                                                          | 1150                                        | -6.6 (Mo<br>gate)                                                    |
| 5.    | Okamoto<br>et al., p-4H, [26]       | Dry,<br>1200°C                                                                                | 40                         | -6.0                                                           | 950°C for 3<br>hrs.              | -4.8<br>(p-polySi<br>gate)                                    |                                             |                                                                      |
| 6.    | Chung, Won, et<br>al., p-4H, [27]   | Wet,<br>1100°C                                                                                | 40                         | -6.5                                                           | 950°C for 3<br>hrs.              | -4.3 (Mo<br>gate)                                             |                                             |                                                                      |
| 7.    | Chanana<br>et al., p-4H, [5-6]      | Wet,<br>1100°C                                                                                | 40                         |                                                                | 950°C for 3<br>hrs.              | -4.3 (Should be)                                              | 1150                                        | -6.0 (Au gate)                                                       |

Table I. The oxidation and annealing effects on the flatband voltage of the p-SiC MOS devices.

The fourth observation is that the oxide charge density is about the same at  $12 \times 10^{11}$ /cm<sup>2</sup> in both p-6H-SiC and p-4H-SiC MOS devices after wet re-oxidation at the lower temperature of 950°C for 3 hrs [3]. The oxide charge density observed by Shenoy et al. in the p-6H-SiC MOS device was also  $23 \times 10^{11}$ /cm<sup>2</sup> after wet oxidation at high temperature of 1150°C and slow pull out of say 2 min. It reduced to  $9 \times 10^{11}$ /cm<sup>2</sup> when wet oxidised at low temperature of 750°C, this being the lowest oxide charge density observed by them [2]. The fifth observation is that the flatband voltage after wet re-oxidation in the 4H-SiC MOS sample of the study by Chanana et al. [5-6] should be -4.3V although, a direct measurement after wet re-oxidation was not made. Therefore, after the NO annealing at 1150°C for 2 hrs, the flatband voltage in the p-MOS device shifts left to - 6.6 V (Mo gate) [7] or -6 V (Au gate) [5-6]. These flatband voltages yield oxide charge density of  $24 \times 10^{11}$ /cm<sup>2</sup> and  $23 \times 10^{11}$ /cm<sup>2</sup> respectively, given that the work function of Mo is 4.7eV and that of Au is 5.1eV [5]. This

essentially means that the oxide charge density doubles after NO annealing in the p-4H-SiC MOS device when the Si-C-O-O E' centre is believed to be modified to Si-C-O-N by replacing 10 with 1N, where N has one less electron [14-16]. The study by Williams et al. [8] shows  $D_{it}$  at  $E_v+3.1$  eV after NO annealing as 24 x  $10^{11}/\text{cm}^2\text{eV}$  in Fig.4 of the reference representing the BTs density in the n-type device. The observed  $D_{it}$ corroborates the calculated number charge density as  $Q_{bt}/q$ , meaning that the other types of charges become negligible after wet re-oxidation in the n-type device, as per the formulas given in equations (1) and (2) of the theory section. The interface trap density which is different from the near-interface trap density near the 4H-SiC conduction band however reduces by one order to about 6 x  $10^{11}/\text{cm}^2\text{eV}$  at  $E_c-0.2$  eV after NO annealing represented by  $Q_{it}/q$  [7-8, 14].

The positive charges due to donor states are present along with the  $12 \times 10^{11}$ /cm<sup>2</sup> positive charges due to Si-C-O-O E' centres in the oxide of the p-4H-SiC MOS device after the high temperature oxidation as shown by the large negative flatband voltages. These are reduced after the wet re-oxidation as the higher negative flatband voltage shifts in parallel to lower flatband voltage of -4.3 V, and only the fixed positive charge centres remain as  $Q_{t}/q$ . One can thus find out the number density of fixed positive charges from the parallel shift in the flatband voltage. The parallel shift is indicative of the fixed positive charges being reduced after wet re-oxidation. The author believes that there are no border traps or near-interface oxide traps near the valence band of the semiconductor/oxide interface because the displacement current in the p-type device represents the oxide displacement current only [28]. The pull out time of the wafers after high temperature oxidation is known to influence the oxide charge density with a slower pull out leading to higher charge density in Si-MOS technology [18]. The slower pull out in the SiC processing has shown a reduction in the oxide charge density [2]. This could be an important reason of higher and varied oxide charge density after high temperature oxidation as shown in Table I above in column 5.

There is contradictory evidence present in the research studies as to whether the flatband voltage shifts after NO annealing in the p-type 4H-SiC MOS device. Habersat et al. [29] pointed out that it does not shift and remains at -5 V before and after NO annealing without C-V plot to indicate and support his claim. Chung et al. [6] have claimed otherwise. Chung's study and the analysis by the author that the  $N_f$  after NO annealing doubles, is a clear indication that the flatband voltage shifts left to higher negative voltages after NO annealing in the p-4H-SiC MOS device. The author in his previous article went along with the evidence of Habersat et al., but it now stands corrected [28]. The current-voltage curve through the MOS device will "adjust" according to the flatband voltage. Hole effective mass in the thermal  $SiO_2$  has been determined from the p-4H-SiC MOS device to be 0.58m, m being the free electron mass by Chanana et al. [5-6] and reproduced by a Japanese research group, Nemoto et al. [30]. The SiC device has undergone the NO annealing incorporating Nitrogen at the interface and shifting the flatband voltage to the left by adding positive charges. This created doubt whether the hole effective mass in thermal silicon dioxide determined by Chanana et al. is correct or not [5-6]. Hole effective mass in thermal silicon dioxide of 0.58m, has also been determined by utilizing grounded and ungrounded n-channel MOSFETs by the author, which did not have any Nitrogen incorporated at the Si/SiO<sub>2</sub> interface [31-33]. This shows that Nitrogen which is incorporated only at the 2 nm interface in the p-4H-SiC MOS device does not affect the properties of the 40 nm thick bulk oxide. Therefore, adding Nitrogen only at the interface is like changing the metal-semiconductor work function difference only, by changing  $Q_{ij}/C_0$  in equation (2), with the other charges being negligibly small after wet re-oxidation and NO annealing. The slope of the Fowler-Nordheim (FN) plot will have a parallel shift as shown in the author's earlier study on p-type 4H-SiC MOS devices having Au and Mo gates [5]. The slope of the FN plot itself does not change, thus yielding the same hole effective mass of 0.58m in the oxide. A research study by Sometani et al. further convinces the author of the above analysis. The electron and hole leakage current versus gate voltage data in Fig.3of his study gives hole effective mass in the oxide as 0.58m for a hole barrier at the poly-Si anode of 4.6 eV, and for a electron effective mass in the oxide of 0.42m, the CB offset for the 4H-SiC/SiO<sub>2</sub> interface comes out to be 2.79 eV from the electron current data. The n-channel MOSFET in the study has the gate oxide grown in dry  $O_2$ atmosphere at 1200°C and does not have any NO annealing of the oxide [33a].

The n-type MOS device on both 6H-SiC and 4H-SiC exhibit a small positive flatband voltage of about 1 V in the 6H-device and about 2 to 2.5 V in the 4H-SiC MOS device [3, 34] after oxidation, and also after wet re-oxidation. This has also been shown by Lipkin and Palmour in Table II of their study on dry-wet SiO<sub>2</sub> at room temperature, where the net oxide charge is  $-10.8 \times 10^{11}$ /cm<sup>2</sup> in the n-6H-SiC MOS device and  $-26 \times 10^{11}$ /cm<sup>2</sup> in the n-4H-SiC MOS device [35]. The flatband voltages are attributed to the existing negative slow and deep acceptor traps [21, 34]. Since 4H-SiC has a wider band gap than the 6H-SiC, there are more acceptor states in the oxidised 4H-SiC MOS device near the conduction band [8-9], causing a larger positive flatband voltage than the MOS device on 6H-SiC. The n-type MOS device on 4H-SiC has exhibited a reproducible oxide charge density of  $-24 \times 10^{11}$ /cm<sup>2</sup> after wet re-oxidation at 950°C for 3 hrs [27, 35] corresponding to a flatband voltage of 5.25 V, given that the metal-semiconductor work function difference for Mo and n-4H-SiC is 4.7-3.9 equalling 0.8 V. A flatband voltage of 5.4 V is exhibited in Fig.3a of another study by Chung et al.

[7]. The NO annealing at  $1150^{\circ}$ C for 2 hrs results in the negligible change in the flatband voltage in the n-type MOS device as shown in the Fig. 3a of the study by Chung et al [7]. Also, the author has determined the border trap density or the near-interface trap density in n-4H-SiC MOS device after NO annealing to be  $-24 \times 10^{11}$ /cm<sup>2</sup> eV by a new method based on the displacement current [14-16, 28, 36]. It is same as the oxide charge density calculated above from the flatband voltage indicating that the oxide charges are occupied BTs. It also shows negligible change in the flatband voltage after NO annealing in the n-type device. The charge density of  $-24 \times 10^{11}$ /cm<sup>2</sup> in the n-type MOS device is same in magnitude as that in the p-type device after NO annealing which led to the possibility of the charges coming from the splitting of a neutral oxygen vacancy upon hole capture into negative E' centre such as Si-C-O-N with an unpaired electron acting as BT and a positive charge trap acting as fixed positive charge in the p-type device [14-16]. The interstitial and carbon clusters acting as acceptor states in wet re-oxidised n-4H-SiC MOS device are shifted to near the VB upon NO annealing as CN bonds are formed [7].

It has been reported during the early stages of MOS technology development by Bruce E. Deal [37], that unambiguous determination of electrically inactive fixed oxide charges can be made only after minimizing the interface trap density. This is done in the Si MOS technology by annealing in forming gas at 450°C for 30 min. when the hydrogen passivates the interface states. In SiC technology, this passivation of the near-interface states has not yet been possible although the interface states have been reduced by Nitrogen from the NO annealing. Therefore, the fixed charge density can be determined unambiguously by observing the parallel voltage shift after wet re-oxidation as described above. However, from the oxide charge data of the study by Chung et al. [27], it is found that the charge density after the high temperature oxidation is 24 x 10<sup>11</sup>/cm<sup>2</sup> which reduces to 12 x 10<sup>11</sup>/cm<sup>2</sup> after wet re-oxidation. Thus the reduced fixed oxide charge density must be 12 x  $10^{11}/cm^2$ . The Table II below, in its revised form from the author's previous study [15-16] tries to give a plausible scene of charges during the oxide processing in 4H-SiC MOS devices with the study by Chung [27] and Chanana [16] in view. The total Q<sub>f</sub> after high temperature oxidation may vary, but the Si-C-O-O E'related fixed positive charge density remains the same at 12 x  $10^{11}/cm^2$  after the wet re-oxidation. This density doubles to 24 x  $10^{11}/cm^2$  after NO annealing due to the possible formation of Si-C-O-N E'charges as near-interface charges when replacement of 10 by 1N has one less electron.

| Device type                                                                     | $N_f$ in p-type MOS (x $10^{11}/cm^2$ )                                                                                                                                     | $N_{\rm f}$ in n-type MOS (x $10^{11}/{\rm cm}^2$ )                                                                                                                                                     |
|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| High temperature<br>(1100°C) wet oxidation<br>followed by Ar inert<br>anneal    | 24 (12 from (Si-C-O-O) E' positive<br>charges + 12 from donor states in the<br>lower half of the bandgap                                                                    | -12 from (Si-C-O-O) E' negative charges,                                                                                                                                                                |
| Wet re-oxidation at 950°C<br>for 3 hrs                                          | 12 (fixed positive charges from<br>(Si-C-O-O) E' centres + reduced donor<br>states                                                                                          | -12 from carbon acceptor traps plus -12 (Si-C-O-O) E' acceptor centres giving a total of -24 acceptor states                                                                                            |
| After NO annealing at 1150°C for 2 hrs causing fresh oxidation at the interface | N replaces O to add a positive charge<br>doubling the density of fixed positive<br>charges to 24 by forming Si-C-O-N (E'<br>centres) or Si-N-N-N bonds at the<br>interface. | N doubles the density of E' centres having an unpaired electron to 24and makes them neutral with even number of electrons, and carbon acceptor states are passivated with N to form states near the VB. |

Table II. Processing effects on the wet oxidised 4H-SiC Si-face (0001) oriented surface.

Summarising the above results and analysis points to the fact that the oxide charge density in both ntype and p-type 4H-SiC MOS device having undergone NO annealing is  $-24 \times 10^{11}$  cm<sup>2</sup> and  $24 \times 10^{11}$  cm<sup>2</sup> [14]. They are equal in magnitude suggesting the association of E'centre from a neutral trap. The E' molecule suggested is Si-C-O-N bonded molecule with an unpaired electron in the n-type device and Si-C-O-N bonded positive charge from the same trap upon hole capture in the p-type device. Before NO annealing, Si-C-O-O bonded E' centres exist as a near-interface traps in the n-type device and the associated fixed positive charges exists in the p-type device, both having a density of  $12 \times 10^{11}$ /cm<sup>2</sup>. Here O is present in place of N with one extra electron causing the charge density to be half of that after NO annealing. This further correlates to the interface state charge density in Si<111> MOS device with Si<111> having almost the same planar density of atoms as the (0001) oriented surface of 6H- and 4H-SiC [14]. The interface state charge density in the above Si MOS device is determined to be 4 x  $10^{11}$ /cm<sup>2</sup> in both n- and p-type wet or dry oxidised Si<111> surface with 920°C as the final wet oxidation temperature [18]. The border trap density in Si MOS is also determined to be 4 x  $10^{11}$  cm<sup>2</sup> eV where the Si is oxidised at 1000-1200°C [38]. This is close to the 950°C wet re-oxidation temperature in the SiC MOS device processing described above. Si-O-O-O E' centre with an unpaired electron is formed as the near-interface trap in the Si-MOS from the neutral oxygen vacancy upon hole capture. This does not have Carbon but Oxygen with two extra electrons, reducing the oxide charge density three times to 4 x  $10^{11}$ /cm<sup>2</sup>. The 6H-SiC MOS device is found to behave similarly with the oxide charge density after wet reoxidation to be  $12 \times 10^{11}$ /cm<sup>2</sup>. The total oxide charge density is the sum of interface trap charge density and the near-interface trap charge density. These add up to give a charge density of  $30 \times 10^{11}$ /cm<sup>2</sup> in the 4H-SiC MOS device. This minimum oxide charge density of  $30 \times 10^{11}$ /cm<sup>2</sup> as border acceptor traps and interface traps after NO annealing limits the surface FE mobility in the n-channel 4H-SiC power MOSFET to about 35 to 45 cm<sup>2</sup>/V-s as discussed in the author's earlier studies [9-10, 16]. The author is not too hopeful that it can be increased further to any substantial amount as this is the minimum oxide charge density achievable after wet re-oxidation and NO annealing.

The Table III below highlights another aspect of the SiO<sub>2</sub>/SiC interface. The oxide charges have been found to be located mainly near the SiC/SiO<sub>2</sub> interface where there could be Si-C-O bonds apart from the Carbon and Si dangling bonds as interface traps. When the n-doping is 5-8 x 10<sup>15</sup>/cm<sup>3</sup> in the 6H-SiC epi-layers, the flatband will occur at  $E_v + 2.8 \text{ eV}$  which is the position of the Fermi level. Equation (2) will then yield -10.8  $x \ 10^{11}$ /cm<sup>2</sup> charge density at the interface of the n-type device [8, 35]. But the border traps (BT) in the oxide are pinned at 2.9 eV which is 0.13 eV inside the 6H-SiC CB and above the Fermi level. Their density is about double to that at  $E_v + 2.8$  eV. It is -24 x  $10^{11}$ /cm<sup>2</sup> at  $E_v + 2.9$  eV [8, 21]. In the p-type 6H-SiC MOS device also, the net oxide charge density calculated by using equation (2) is shown to double for the heavily Boron doped sample doped at 1 x  $10^{17}$ /cm<sup>3</sup>, when the flatband will be at 0.13 eV inside the VB (the position of Fermi level) opposite to  $E_v + 2.9 \text{ eV}$  [3]. The fixed positive charge part of the E' centre due to BTs in the oxide seems to have been added to the p-type device near the VB. This is similar to the doubling of the positive charge in the p-4H-SiC MOS device upon NO annealing as shown in the Table III below. The author was with the Auburn-Vanderbilt group where n-epilayers on 4H-SiC having a bandgap of 3.23 eV were doped with 8-9 x  $10^{16}/\text{cm}^3$ giving the position of the Fermi level 0.134 eV inside the 4H-SiC CB at Ev+ 3.1 eV at flatband. The calculated oxide charge density using equation (2) and the D<sub>it</sub> characterization by the high-low C-V method yielded the BT density of  $24 \times 10^{11}$ /cm<sup>2</sup> as the BTs are pinned at 2.9 eV which is below the Fermi level. The NO annealed 4H-SiC MOS samples in the Table III below have wet oxidised/wet re-oxidised oxide that showed doubling of the positive oxide charge density [8, 14, 27]. Semiconductor bulk defects such as EH<sub>5</sub> and  $Z_{1/2}$  also manifest themselves as interface states in the 4H-SiC MOS device at about  $E_v + 2.2 \text{ eV}$  and  $E_v + 2.6 \text{ eV}$  respectively [8]. These have also been found in the 6H-SiC MOS device. Their defect densities on the oxidised SiC surfaces are reduced after NO annealing [8].

The surface FE mobility in the 6H-SiC MOSFET device is influenced by the larger density of slow border traps and is calculated to be  $35 \text{cm}^2/\text{V-s}$  at high oxide fields by Lipkin and Palmour [35]. There is therefore no significant improvement in mobility of the MOSFETs on 6H-SiC as compared to those on 4H-SiC. The border trap density near the CB of  $24 \times 10^{11}/\text{cm}^2$  in both the polytypes of SiC thus limits the surface FE mobility in the MOSFETs to  $35-45 \text{cm}^2/\text{V-s}$  as discussed above. The 4H-SiC MOS device is found to respond better to NO annealing than the 6H-SiC MOS device. From the previous study by the author [16], it is proposed that, with the knowledge of the correct surface FE mobility of one MOSFET device and the total interface state density of the corresponding MOS device, the mobility in any MOSFET device on any semiconductor can be determined solely from the study of a MOS device on a semiconductor because mobility is inversely proportional to the total interface state density in the MOS device, given that the mobility is limited by Coulomb scattering. This conclusion led the author to give a close estimate of the surface FE mobility of a GaN MOSFET device as  $45 \text{cm}^2/\text{V-s}$  [16].

|                                     | 0 ,             | 5                                                                                                                 |                                                                                                                              | 1 0                                                                         |
|-------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| References for oxide charge density | Device          | Oxide charge density in<br>p-6H-SiC MOS device<br>$(x \ 10^{11}/cm^2)$                                            | Oxide charge density in<br>n-6H-SiC MOS device<br>$(x \ 10^{11}/cm^2)$                                                       | Field-effect Mobility in<br>the MOSFET[reference]<br>(cm <sup>2</sup> /V-s) |
| [3, 35]                             | Wet re-oxidised | 6.9, 10.0                                                                                                         | -10.8                                                                                                                        | Best 50-70 [3]<br>35 at gate voltage of 5V<br>above threshold [35]          |
| [8]                                 | NO annealed     | -                                                                                                                 | -10.8 at $E_v$ + 2.8 eV<br>-24 at $E_v$ + 2.9 eV (BTs)                                                                       |                                                                             |
|                                     | Device          | Oxide charge density in<br>p-4H-SiC MOS device<br>$(x \ 10^{11}/cm^2)$                                            | Oxide charge density in<br>n-4H-SiC MOS device<br>$(x \ 10^{11}/cm^2)$                                                       |                                                                             |
| [27, 35, present study]             | Wet re-oxidised | 12                                                                                                                | -24, -26 (BTs)                                                                                                               |                                                                             |
| [8, 14, 17]                         | NO annealed     | 23.6 (doubles)                                                                                                    | -23.5                                                                                                                        | 25-35 [9]                                                                   |
|                                     |                 | Mainly Q <sub>f</sub> from fixed<br>positive charges                                                              | Mainly Q <sub>bt</sub> + Q <sub>it</sub> from<br>BTs and Interface traps                                                     |                                                                             |
|                                     |                 | Flatband voltage changes<br>in p-type device after<br>NO annealing in the<br>1100-1200°C range for 1<br>to 2 hrs. | Flatband voltage does<br>not change in n-type<br>device after NO<br>annealing in the 1100-<br>1200°C range for 1 to 2<br>brs |                                                                             |

Table III. The oxide charge density and mobility in the 6H- and 4H-SiC MOS devices after processing.

The limitation on mobility in the MOSFET device due to border traps after Nitrogen incorporation at the SiC/SiO<sub>2</sub> interface can be removed by reducing the border traps which are within 3 nm of the interface in the oxide. So having 1 nm oxide grown by rapid thermal process which reduces the border trap density, followed by atomic layer deposited  $Al_2O_3$  is a possible solution, when the surface FE mobility can be increased to well above  $100 \text{cm}^2/\text{V-s}$  in the MOSFET on (0001) oriented Si-face of 4H-SiC [39-40]. However, the leakage current would increase and the electrical breakdown strength of the dielectric will go down due to the use of lower bandgap  $Al_2O_3$  as discussed earlier by the author [36]. The justification of the use of  $Al_2O_3$  lies in the fact that the maximum oxide field in the MOSFET has to be 2 MV/cm ideally in the on-state, which is quite low and so one can think of substituting the thick SiO<sub>2</sub> by 1nm SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> stack [41-42]. It is worth mentioning that it does not do much good to completely remove the SiO<sub>2</sub> as the peak FE mobility obtained is  $52 \text{cm}^2/\text{V-s}$  which is a small improvement over mobility in the MOSFET having NO annealed oxide of  $35-45 \text{cm}^2/\text{V-s}$  [43]. The author thinks that a 1 nm oxide for a device meant to be operated at high temperatures of above  $150^{\circ}\text{C}$  is a delicate and unreliable proposition.

#### **IV. Conclusions**

The following conclusions are made from the review. First, the wet re-oxidation lowers the oxide charge density in both the 6H- and 4H-SiC MOS devices. Second, the final oxidation temperature and ambient decides the obtained flatband voltage. Third, the oxide charges are mainly near the interface of the n-type and p-type silicon carbide MOS devices in the form of border traps or near-interface traps associated with an E' centre and a positive charge trap, split from a neutral oxygen vacancy upon hole capture. Fourth, the density of border trap charges is -24 x 10<sup>11</sup>/cm<sup>2</sup> in the n-type device and the associated fixed positive charge density of 24x  $10^{11}/cm^2$  in the p-type device after NO annealing of the wet re-oxidised oxide on Si-face of the 6H- and 4H-SiC (0001) oriented surface. Fifth, the border trap density is correlated to charge density in Si MOS device processed at about the same final oxidation temperature and ambient by a factor of 3 in the charge densities before NO annealing. The interface FE mobility in the n-channel SiC power MOSFETs. Sixth, a possibility of using an alternative dielectric such as Al<sub>2</sub>O<sub>3</sub> exists to improve mobility beyond 100cm<sup>2</sup>/V-s in the power MOSFET fabricated on (0001) oriented Si-face of SiC epi-surface. Finally, it is concluded that the study of a MOS device is powerful enough to give a close estimate of surface FE mobility in a MOSFET device fabricated on any semiconductor.

#### References

- D.M. Brown, M. Ghezzo, J. Kretchmer, E. Downey, J. Pimbley, J. Palmour, "SiC MOS interface characteristics", IEEE Trans. On Electron Devices, 1994;41(4):618-620.
- [2]. J.N. Shenoy, G.L. Chindalore, M.R. Melloch, J.A. Cooper, Jr., "Characterization and optimization of the SiO<sub>2</sub>/SiC metal-oxide semiconductor interface", J. Electronic Materials, 1995;24(4):303-309.
- [3]. L.A. Lipkin and J.W. Palmour, "Improved oxidation procedures for reduced SiO<sub>2</sub>/SiC defects", J. Electronic Materials, 1996;25(5):909-915.
- [4]. J.A. Cooper, Jr., "Advances in SiC MOS technology", Phys. Stat. Sol. (a), 1997;162:305-320.
- [5]. R.K. Chanana, K. McDonald, M. DiVentra, S.T. Pantelides, L.C. Feldman, G.Y. Chung, C.C. Tin, J.R. Williams, R.A. Weller, "Fowler-Nordheim hole tunnelling in p-SiC/SiO<sub>2</sub> structures", Appl. Phys. Letts., 2000;77(16):2560-2562.
- [6]. R.K. Chanana, "Determination of hole effective mass in SiO<sub>2</sub> and SiC conduction band offset using Fowler-Nordheim tunnelling characteristics across metal-oxide-semiconductor structures after applying oxide field corrections", J. Appl. Phys., 2011;109:104508.
- [7]. G.Y. Chung, C.C. Tin, J.R. Williams, K. McDonald, M. Di Ventra, S.T. Pantelides, L.C. Feldman, R.A. Weller, "Effect of nitric oxide annealing on the interface trap densities near the band edges in the 4H polytype of silicon carbide", Appl. Phys. Letts., 2000;76(13):1713-1715.
- [8]. J.R. Williams, G.Y. Chung, C.C. Tin, K. McDonald, D. Farmer, R.K. Chanana, R.A. Weller, S.T. Pantelides, O.W. Holland, M.K. Das, L.A. Lipkin, L.C. Feldman, "Nitrogen passivation of the interface states near the conduction band edge in 4H-silicon carbide", Mat. Res. Soc.Symp. Proc., 2001;640:H3.5.1-H3.5.12.
- [9]. G.Y. Chung, C.C. Tin, J.R. Williams, K. McDonald, R.K. Chanana, R.A. Weller, S.T. Pantelides, L.C. Feldman, O.W. Holland, M.K. Das, J. W. Palmour, "Improved inversion channel mobility for 4H-SiC MOSFETs following high temperature anneals in nitric oxide", IEEE Electron Device Letts, 2001;22(4):176-178.
- [10]. S. Dhar, S. Wang, A.C. Ahyi, T. Isaacs-Smith, S.T. Pantelides, J.R. Williams, L.C. Feldman, "Nitrogen and hydrogen induced trap passivation at the SiO<sub>2</sub>/4H-SiC interface", Mat. Sci. Forum, 2006;527-529:949-954.
- [11]. J. Berens, G. Pobegen, G. Rescher, T. Aichinger, T. Grasser, "NH3 and NO+NH3 annealing of 4H-SiC Trench MOSFETs: Device performance and reliability", IEEE Trans. On Electron Devices, 2019;66(11):
- [12]. G. Chung, C.C. Tin, J.R. Williams, K. McDonald, M. Di Ventra, R.K. Chanana, S.T. Pantelides, L.C. Feldman, R.A. Weller, "Effects of anneals in ammonia on the interface trap density near the band edges in 4H-silicon carbide metal-oxide-semiconductor capacitors", Appl. Phys. Letts.,2000;77(22):3601-3603.
- [13]. S. Asaba, T. Shimizu, Y. Nakabayashi, S. Fukatsu, T. Ito, R. Iijima, "Novel gate insulator process by nitrogen annealing for Si-face SiC MOSFET with high-mobility and high-reliability", Mat. Sci. Forum, 2018;924:457-460.
- [14]. R.K. Chanana, "High density of deep acceptor traps near the 4H-SiC conduction band limits surface mobility and dielectric breakdown field in a n-channel 4H-SiC MOSFET", IOSR-J. Electrical and Electronics Engg., 2019;14(4):1-8.
- [15]. R.K. Chanana, "Correlated positive charges and deep donor and acceptor border traps in Si and 4H-SiC MOS devices", IOSR-J. Electrical and Electronics Engg., 2019;14(4):49-55.

- [16]. R.K. Chanana, "The intertwined features of trap charges and surface mobility in the MOS and MOSFET devices fabricated on elemental Si and compound semiconductors such as silicon carbide and gallium nitride", IOSR-J. Electrical and Electronics Engg., 2019;14(5):52-64.
- [17]. C.X. Zhang, X. Shen, En X. Zhang, D.M. Fleetwood, R.D. Schrimpf, S.A. Francis, T. Roy, S. Dhar, Sei-H. Ryu, S.T. Pantelides, "Temperature dependence and postirradiation annealing response of the 1/f noise of 4H-SiC MOSFETs", IEEE Trans. On Electron Devices, 2013;60(7):2361-2367.
- [18]. B.E. Deal, M. Sklar, A.S. Grove, E.H. Snow, "Characteristics of the surface-state charge (Q<sub>ss</sub>) of the thermally oxidized silicon", J. Electrochem. Soc.;Solid State Science, 1967;114(3):266-273.
- [19]. S.M. Sze, "Unipolar Devices" in Semiconductor Devices Physics and Technology, New York, John Wiley and Sons, 1985, pp.159-221.
- [20]. D.M. Fleetwood, ""Border Traps" in MOS Devices", IEEE Trans. On Nuclear Science, 1992;39(2):269-271.
- [21] R. Schorner, P. Friedrichs, D. Peters, D. Stephani, "Significantly improved performance of MOSFET's on silicon carbide using the 15R-SiC polytype", IEEE Electron Device Letts., 1999;20(5):241-244.
- [22]. E. Kooi, "The surface properties of oxidized silicon", Ph.D. Thesis, Chapter 7, Eindhoven University of Technology, https://doi.org/10.6100/IR148292.
- [23]. K. Ziegler, "Distinction between donor and acceptor character of surface states in the Si-SiO<sub>2</sub> interface", Appl. Phys. Letts., 1978;32(4):249-251.
- [24]. E.H. Nicollian, J.R. Brews, "Experimental evidence for interface trap properties" in MOS (Metal Oxide Semiconductor) Physics and Technology, John Wiley and Sons, New York, 1982, pp. 291-314.
- [25]. A. Ekoue, O. Renault, T. Billon, L. Di Cioccio, G. Guillot, "Study of the wet re-oxidation annealing on SiO<sub>2</sub>/4H-SiC(0001) interface properties by AR-XPS measurements", Mat. Sci. Forum, 2003;433-436:555-558.
- [26] M. Okamoto, M. Tanaka, T. Yatsuo, K. Fukuda, "Effects of the oxidation process on the electrical characteristics of 4H-SiC pchannel metal-oxiide-semiconductor field-effect transistors", Appl. Phys. Letts., 2006;89:023502.
- [27]. G.Y. Chung, C.C. Tin, J.H. Won, J.R. Williams, K. McDonald, R.A. Weller, S.T. Pantelides, L.C. Feldman, "Interface state densities near the conduction band edge in n-type 4H- and 6H-SiC", IEEE Aerospace Conference Proceedings, Big Sky, MT, 2000;5: 409.
- [28]. R.K. Chanana, "Interrelated current-voltage/capacitance-voltage traces based characterisation study on 4H-SiC metal-oxidesemiconductor devices in accumul ation and Si device in inversion along with derivation of the average oxide fields for carrier tunnelling from the cathode and the anode", IOSR-JEEE, 2019;14(3):49-63.
- [29] D.B. Habersat, A.J. Lelis, J.M. McGarrity, F.B. McLean, S. Potbhare, "The effect of nitridation on SiC MOS oxides as evaluated by charge pumping", Materials Science Forum, 2009;600-603:743-746.
- [30]. H. Nemoto, D. Okamoto, X. Zhang, M. Sometani, M. Okamoto, T. Hatakeyama, S. Harada, N. Iwamuro, H. Yano, "Conduction mechanisms of oxide leakage current in p-channel 4H-SiC MOSFETs", Jpn. J. Applied Phys., 2020;59(4):044003.
- [31]. R.K. Chanana, "Determination of electron and hole effective masses in thermal oxide utilizing an n-channel silicon MOSFET", IOSR Journal of Applied Physics, 2014;6(3):1-7.
- [32] R.K. Chanana, "BOEMDET-Band Offsets and Effective Mass Determination Technique utilizing Fowler-Nordheim tunneling slope constants in MIS devices on silicon", IOSR Journal of Applied Physics, 2014;6(4):55-61.
- [33] R.K. Chanana, "N-channel silicon MOSFET as a device to characterize MIS structures by the BOEMDET technique", IOSR-J. Appl. Phys., 2015;7(4):17-25. [33a]. M. Sometani, D. Okamoto, S. Harada, H. Ishimori, S. Takasu, T. Hatakeyama, M. Takei, Y. Yonezawa, K. Fukuda, "Temperature-dependent analysis of conduction mechanism of leakage current in thermally grown oxide on 4H-SiC", J. Appl. Phys., 2015;117:024505.
- [34]. P. Neudeck, S. Kang, J. Petit, M. Tabib-Azar, "Measurement of n-type dry thermally oxidized 6H-SiC metal-oxide-semiconductor diodes by quasistatic and high-frequency capacitance versus voltage and capacitance transient techniques", J. Appl. Phys., 1994;75(12):7949-7953.
- [35]. L.A. Lipkin and J.W. Palmour, "Insulator Investigation on SiC for improved reliability", IEEE Trans. On Electron Devices, 1999;46(3):525-532.
- [36]. R.K. Chanana, "Issues in current-voltage/capacitance-voltage traces-based MIS characterization that improves understanding for a better design of n-channel MOSFETs on Si and SiC", IOSR-J. Electrical and Electronics Engg., 2019;14(3):1-9.
- [37]. B.E. Deal, "Standardized terminology for oxide charges associated with thermally oxidized silicon", IEEE Trans. On Electron Devices, 1980;27(3):606-608.
- [38]. R.K. Chanana, "Border trap densities in metal-insulator-semiconductor devices and their correlation in Si and 4H-SiC devices", IOSR-J. Electrical and Electronics Engg., 2021;16(2):7-11.
- [39]. T. Hatayama, S. Hino, N. Miura, T. Oomori, E. Tokumitsu, "Remarkable increase in channel mobility SiC-MOSFETs by controlling the interfacial SiO<sub>2</sub> layer between Al<sub>2</sub>O<sub>3</sub> and SiC", IEEE Trans. On Electron Devices, 2008;55(8):2041-2045.
- [40] J. Urresti, F. Arith, S. Olsen, N. Wright, A. O'Neil, "Design and analysis of high mobility enhancement-mode 4H-SiC MOSFETs using a thin SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> gate stack", IEEE Trans. On Electron Devices, 2019;66(4):1710-1716.
- [41]. R.K. Chanana, "Computation and confirmation of conduction band offset and oxide breakdown fields from a combination of Electrical and physical measurements on a n-type C-face 4H-SiC MOS device", IOSR-J. Electrical and Electronics Engg., 2020;15(1):1-6.
- [42]. R.K. Chanana, "On the ionization in silicon dioxide in a MOS device and its relation to the density of the oxide", IOSR-J. Appl. Phys., 2020;12(6):1-5.
- [43] I.U. Jayawardhena, R.P. Ramamurthy, D. Morisette, A.C. Ahyi, R. Thorpe, M.A. Kuroda, L.C. Feldman, S. Dhar, "Effect of surface treatments on ALD Al<sub>2</sub>O<sub>3</sub>/4H-SiC metal-oxide-semiconductor field-effect transistors", J. Appl. Phys., 2021;129:075702.

Dr. Ravi Kumar Chanana, "A brief review of some pertinent oxidation and annealing effects on the oxide charge density and surface field-effect mobility in the SiC MOS and MOSFET devices." *IOSR Journal of Electrical and Electronics Engineering (IOSR-JEEE)*, 16(3), (2021): pp. 64-71.