Generalized PWM Control of Dual Inverter Fed Induction Motor Drive

B Ravichandra Rao¹, G.V. Marutheswar²

¹Department of Electrical and Electronics Engineering, G.N.I.T.S, Hyderabad, India
²Department of Electrical and Electronics Engineering, S.V.U.C.E, S.V. University, Tirupati, India

Corresponding Author: B Ravichandra Rao

Abstract: A simplified generalized pulse width modulation (GPWM) algorithm is proposed to obtain various continuous and discontinuous PWM algorithms for a four level inverter topology. Induction motor both sides are fed with a three-level inverter from one side and a two-level inverter from the other side. The proposed configuration is capable to produce an output voltage of two-level, three-level and four-level in entire modulation range. Neutral clamping diodes and neutral point fluctuations are absent in the proposed inverter topology. In the proposed inverter topology the switching losses are reduced with the application of various discontinuous PWM algorithms compared with continuous PWM algorithms. Simulation analyses are carried out in MATLAB/SIMULINK environment and the results are presented.

Keywords: Generalized PWM, Space Vector PWM, Multi-level Inverter, Induction motor

I. Introduction

At present, voltage source converters are mostly used in adjustable speed electric drives. Pulse width modulation (PWM) techniques are employed to control the output voltage and frequency of Voltage Source Inverter (VSI). The switching manner employed in PWM techniques reduces harmonics in the output voltage. Based on switching fashion different PWM techniques are proposed in literature [1-4]. Among various PWM techniques space vector pulse width modulation (SVPWM) technique proposed in [4-5] gives superior performance for a voltage source inverter. In the conventional SVPWM algorithm, the zero vector time ($T_z$) is divided equally among the two possible zero states. The calculation of switching times ($T_1$, $T_2$ and $T_3$) require angular information and magnitude of reference voltage at each instant, which makes the SVPWM complex.

$$T_1 = \frac{2\sqrt{3}}{\pi} M_i \sin\left(60° - \alpha\right) T_s$$

$$T_2 = \frac{2\sqrt{3}}{\pi} M_i \sin\left(\alpha\right) T_s$$

$$T_3 = T_s - T_1 - T_2$$

Where $M_i$ is the modulation index $M_i = \frac{V_{dc}}{2V_{ref}}$.

In [4], a simplified algorithm is proposed where no need to calculate the angular information by using the concept of imaginary switching times. Various discontinuous PWM algorithms have been pressed in [6-7] by the unequal division of zero state time along with simplification algorithms. The two level inverters induce more harmonic distortion. As the switching frequency increases the harmonic content in line current gets reduced. In order to obtain low harmonic distortion at low switching frequency multi-level inverter topologies are employed. Different multi-level topologies are introduced in literature[8-11]. Traditional multilevel inverter topologies like diode clamped and H-bridge topologies require clamping diodes, separate DC-link voltage sources. These multilevel topologies have the drawbacks of neutral point fluctuations and complexity increases as the number of levels increases. Cascade and dual inverter topologies are introduced to overcome these drawbacks and complexity. Two two-level inverter topologies are cascaded to generate three level output voltage, this configuration is called cascade inverter topology proposed in literature[12]. In similar fashion two two-level inverter configuration is proposed in literature[13]. Both cascade and dual inverter topologies are combined shown in Fig.1 to generate four-level output voltage.

In this paper, a simple and more generalized approach is introduced to generate all possible continuous and discontinuous PWM (DPWM) signals by adding a zero sequence voltage to the reference signals. The harmonic content in the output voltage is low at low switching frequency by employing proposed topology. Switching losses can also be reduced by employing various DPWM algorithms.
II. Proposed Inverter Topology

In the proposed inverter topology, an open-end winding induction motor is fed by a 3-level cascade inverter (two 2-level inverters are connected in cascade) from one end and 2-level inverter from the other end as shown in Fig.1. To control the output voltage and frequency of the inverter topology, various carrier based PWM algorithms are introduced. In multilevel inverter topologies to generate N-level output voltage (N-1) level shifting triangles are required.

**Fig.1 Proposed Inverter Topology**

\[ V_{A1o}, V_{B1o}, V_{C1o} \] represents the pole voltage of Inverter I. As two inverters are cascaded, Inverter I can generate three-level output voltage \( V_{A2o}, V_{B2o}, V_{C2o} \) are the pole voltages of Inverter-II. The combined pole voltage of proposed multi-level inverter are given by

\[
V_A = V_{A1o} - V_{A2o} \\
V_B = V_{B1o} - V_{B2o} \\
V_C = V_{C1o} - V_{C2o}
\]  

So to generate four-level output, three level shifting triangles are required. These level shifting triangles are divided into three regions R1, R2 and R3 as given in Fig.2.

**Fig. 2. Different regions in carrier comparison approach**

\( V_c \) be the triangle wave amplitude and \( V_m \) be the reference wave amplitude. Now modulation index is defined as

\[
M_i = \frac{V_m}{V_c(N-1)}
\]

If the modulation signal lies within the region R1 as shown in Fig. 3, only Inverter-I is in operation and inverter-II is clamped.
All the phases of inverter-I produces a two-level output voltage (Vdc/3 or 2Vdc/3) by operating switches (S1, S3, S5) and (S2, S4, S6) and clamping the switches (S7, S9, S11) to a voltage of positive voltage of Vdc/3. As the combined pole voltage of the proposed inverter produces two-level output the mode of operation is called as two-level operation. If the modulating wave is present in both regions R1 and R2 as shown in Fig. 4, all the switches in inverter-I operate continuously to produce output voltage. When switches (S1, S3, S5) and (S7, S9, S11) are ON Inverter-I produces an output voltage of (2Vdc/3). When (S2, S4, S6) and (S7, S9, S11) are ON inverter-I produces an output voltage of (Vdc/3). When (S8, S10, S12) are ON, inverter-I produces zero output voltage. Similarly, all the switches in inverter-II are clamped to produce a zero voltage.

Therefore the effective pole voltage of proposed multilevel inverter contains three levels (2Vdc/3, Vdc/3, 0). So this mode of operation is known as three-level mode of operation. When the modulating signal is present in all the three regions as shown in Fig.2 all the switches in proposed multilevel inverter topology operate continuously to produce an output voltage. During this mode of operation inverter-I produce three-level output voltage and inverter-II produce two-level output voltage. The corresponding pole voltages of inverter-I and inverter-II during this mode of operation are given in Table-1 along with their effective pole voltages. Thus a three phase induction motor attains four-level output voltages.

**Table 1 Different voltages during four-level operation**

| Pole Voltage of INV-I Va11 | 0 | V_a/3 | V_a/3 | 2 V_a/3 | 2 V_a/3 |
| Pole Voltage of INV-II Va22 | 0 | V_a/3 | 0 | V_a/3 | 0 |
| Effective Pole Voltage V_a | 0 | - V_a/3 | + V_a/3 | 0 | +2 V_a/3 | + V_a/3 |

The advantage of the proposed multilevel inverter topology is that all the four levels of operation can be achieved in entire modulation index (from 0 to 1).
III. Proposed Generalised PWM Algorithm

Let us assume two sets of instantaneous phase voltages as given in equations (4) and (5).

\[ V_{an} = V_m \cos(\omega t) \]
\[ V_{bn} = V_m \cos(\omega t - 120) \]  \hspace{1cm} (4)
\[ V_{cn} = V_m \cos(\omega t - 240) \]
\[ V_{ax} = V_m \cos(\omega t) \]
\[ V_{bx} = V_m \cos(\omega t - 120) \]  \hspace{1cm} (5)
\[ V_{cx} = V_m \cos(\omega t - 240) \]

In the proposed generalized pulse width modulation (GPWM) algorithm, the potential at O and O’ are isolated. The modulating waves are generated by simply adding zero sequence voltage to the instantaneous phase voltages as given in (6).

\[ V_{in}^* = V_{in} + V_{zs}, \quad i = a, b, c \]  \hspace{1cm} (6)

Where

\[ V_{zs} = \frac{V_{dc}}{2} (2a_0 - 1) - a_0 V_{max} + (a_0 - 1) \]  \hspace{1cm} (7)

\( V_{zs} \) is known as zero sequence voltage.

\( V_{max} \) is the maximum of \( V_{an}, V_{bn}, V_{cn} \) and \( V_{max,x} \) is the maximum value of \( V_{ax}, V_{bx}, V_{cx} \) in each sampling time interval. For the generation of various PWM algorithms, the variation of the constant is shown in Table 2 and the corresponding modulating signals are shown in Fig. 5. From the Fig. 5, it can be observed that the SVPWM has continuous modulating waveform and hence gives continuous pulse pattern. Whereas, the modulating waves of discontinuous PWM (DPWM) algorithms clamp to either positive dc or negative dc bus for a duration of 120 degrees in each fundamental cycle.

**Fig. 5.** Modulating signals of different PWM algorithms

<table>
<thead>
<tr>
<th>PWM Algorithm</th>
<th>( a_0 )</th>
</tr>
</thead>
<tbody>
<tr>
<td>SVPWM</td>
<td>0.5</td>
</tr>
<tr>
<td>DPWMMIN</td>
<td>0</td>
</tr>
<tr>
<td>DPWMMAX</td>
<td>1</td>
</tr>
<tr>
<td>DPWM0</td>
<td>( V_{max} + V_{min} \leq 0 ) then ( a_0 = 0 ) \n   ( V_{max} + V_{min} \geq 0 ) then ( a_0 = 1 )</td>
</tr>
<tr>
<td>DPWM1</td>
<td>( V_{max} + V_{min,x} &lt; 0 ) then ( a_0 = 0 ) \n   ( V_{max} + V_{min,x} \geq 0 ) then ( a_0 = 1 )</td>
</tr>
<tr>
<td>DPWM2</td>
<td>( V_{max} + V_{min} &lt; 0 ) then ( a_0 = 1 ) \n   ( V_{max} + V_{min} \geq 0 ) then ( a_0 = 0 )</td>
</tr>
<tr>
<td>DPWM3</td>
<td>( V_{max} + V_{min,x} &lt; 0 ) then ( a_0 = 0 ) \n   ( V_{max} + V_{min,x} \geq 0 ) then ( a_0 = 1 )</td>
</tr>
</tbody>
</table>
IV. Simulation Results And Discussion

The characteristics of multilevel inverter topology with different PWM algorithms have been studied and analyzed in MATLAB/simulation environment for a three phase induction motor. For the simulation studies, the switching frequency is taken as 3 kHz. Hence, the sampling time period (T) for is taken as 0.333 ms. The simulation studies have been carried out for four-level operation. Hence, to achieve four-level operation, for a sampling time period of T inverter-I is switched for a period of (2T/3) and inverter-II is switched for a period of (T/3). Moreover, when one inverter is switched other inverter is clamped. The operation of inverters for various PWM algorithms is as shown in Table-3. The simulation results for various PWM algorithms for a four-level operation are shown in from Fig. 6 to Fig. 12. The induction motor parameters used in the analysis and inverter parameters are given in Table-4.

<table>
<thead>
<tr>
<th>Type of PWM</th>
<th>Operation of Inverter I in 2T/3 time</th>
<th>Operation of Inverter I in T/3 time</th>
<th>Reason</th>
</tr>
</thead>
<tbody>
<tr>
<td>SVPWM</td>
<td>Continuous Switching in 2T/3 Time</td>
<td>Continuous Switching in T/3 Time</td>
<td>Continuous modulating waveform</td>
</tr>
<tr>
<td>DPWMMIN</td>
<td>Clamped for some time duration in 2T/3 period</td>
<td>Continuous Switching in T/3 Time</td>
<td>As the modulating wave is clamped to negative dc bus</td>
</tr>
<tr>
<td>DPWMMAX</td>
<td>Continuous Switching in 2T/3 Time</td>
<td>Clamped for some time duration in T/3 period</td>
<td>As the modulating wave is clamped to negative dc bus</td>
</tr>
<tr>
<td>DPWM0</td>
<td>Clamped for some time duration in 2T/3 period</td>
<td>Clamped for some time duration in T/3 period</td>
<td>As the modulating wave is clamped to negative dc bus</td>
</tr>
</tbody>
</table>

Table 4 Parameters of the Induction Motor

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rated Speed</td>
<td>1500 RPM</td>
</tr>
<tr>
<td>Frequency</td>
<td>50 Hz</td>
</tr>
<tr>
<td>Stator Resistance</td>
<td>1.57Ω</td>
</tr>
<tr>
<td>Rotor Resistance</td>
<td>1.21Ω</td>
</tr>
<tr>
<td>Stator Inductance</td>
<td>183 mH</td>
</tr>
<tr>
<td>Rotor Inductance</td>
<td>183 mH</td>
</tr>
<tr>
<td>Mutual Inductance</td>
<td>176 mH</td>
</tr>
<tr>
<td>Inverter Input DC voltage</td>
<td>450 V</td>
</tr>
</tbody>
</table>

Fig. 6. Voltage plots with SVPWM during four-level operation

Fig. 7. Voltage plots with DPWMMAX during four-level operation
Fig. 8. Voltage plots with DPWMMIN during four-level operation

Fig. 9. Voltage plots with DPWM0 during four-level operation

Fig. 10. Voltage plots with DPWM2 during four-level operation

Fig. 11. Voltage plots with DPWM3 during four-level operation
Generalized Pwm Control Of Dual Inverter Fed Induction Motor Drive

Fig. 12. Voltage plots with DPWM1 during four-level operation

Fig. 13. Harmonic spectra of line voltage for SVPWM algorithm

Fig. 14. Harmonic spectra of line voltage for DPWM1 algorithm

Fig. 15. Harmonic spectra of line voltage for DPWM2 algorithm

Fig. 16. Harmonic spectra of line voltage for DPWMAX algorithm
The harmonic spectra of line voltages for various PWM algorithms are shown in Fig. 13 to Fig. 18 for four-level operation. From the harmonic spectra results, it can be observed that as the number of levels increases, the harmonic distortion also decreases. Moreover, the proposed GPWM algorithm gives all possible PWM algorithms with reduced complexity. And, also it can be concluded that as the DPWM algorithms clamp for a total period of 120 degrees in each fundamental cycle, the switching losses can be reduced 33.33%.

V. Conclusion

The proposed GPWM algorithm is simple and less complex when compared to conventional PWM algorithms. From the results, it can be concluded that discontinuous PWM techniques reduce a total of 33% of switching losses when compared to continuous PWM algorithms. The proposed inverter topology can generate two-level, three-level and four-level output voltages with reduced switching losses at all the modulation indices. As the number of levels increase harmonic content in the output voltage gets reduced. In view of performance, the proposed inverter topology is highly efficient at low voltage rating also. During faulty conditions of the drive, the complete motor drive can be operated with one set of the inverter by isolating another inverter from the operation.

References
