# Charge Pump Phase Locked Loop Synchronization Technique in Grid Connected Solar Photovoltaic Systems

K. N. Dinesh Babu<sup>1</sup>, R. Ramaprabha<sup>2</sup>, V. Rajini<sup>3</sup>, Kamal Bansal<sup>4</sup>

<sup>1</sup>(Research Scholar, Dept. of Power Systems, University of Petroleum & Energy Studies, India) <sup>2</sup>(Associate Prof., Dept. of EEE, SSN College of Engineering,, India) <sup>3</sup>(Prof., Dept. of EEE, SSN College of Engineering,, India) <sup>4</sup>(Prof., Dept. of Power Systems, University of Petroleum & Energy Studies, India)

**Abstract :** In this paper, an attempt to design and simulate charge pump phase locked loop method of synchronization in grid connected solar photovoltaic system has been made. Delivery of power with high quality to the grid is of concern in grid connected systems and to ensure the same auto synchronization technique is required. Such a method is proposed and analyzed using MatLab-Simulink and its performance is verified for compliance with IEEE 929 standard prescribed for inverter fed grid systems and IEC 61727 / IEEE 1547 standard for harmonic limitation of grid connected inverters.

**Keywords:** Charge Pump Phase locked loop, IEC 61727, IEEE 929, IEEE 1547, MatLab, Solar photovoltaic array, Synchronization

## I. INTRODUCTION

Increasing demand in power sector has resulted in need for renewable energy sources. Solar power generation has several advantages mentioned in literature [1] and hence synchronization of the solar photovoltaic (SPV) system output to the grid is mandatory. Several issues pertaining to grid connected inverters have been discussed [2] and resolution of these issues is mandatory for proper functioning of grid integrated system.

The challenges in synchronization involves magnitude, frequency and phase angle of the voltage at the point of common coupling (PCC) and these parameters produced from the SPV system has to be matched. In this paper the charge pump phase locked loop (CP-PLL) method has been used to meet the above mentioned requirements.

Design and working principle of CP-PLL technique is discussed in detail in literature [3]. Auto synchronization technique is the process of following the phase angle and frequency of the grid voltage after synchronization [4]. Auto synchronization is often challenged with harmonics, system disturbance and load variations. The limits beyond which the grid interactive inverters would be islanded are mentioned in IEEE 929 standard. Harmonic limits for 10 kW and 30 kW systems are specified in IEC 61727 and IEEE 1547 standard respectively [5], [6].

In this paper, CP-PLL technique has been tested subject to various scenarios that are likely to occur in a grid. The response of this technique is compared with limits mentioned in standard. The compliance of the results with IEEE 929, IEC 61727 and IEEE 1547 standards are also presented.

### **II. DESCRIPTION OF THE PROPOSED SYSTEM**

The proposed CP-PLL synchronization technique for grid connected SPV system is illustrated in Fig. 1. The application of CP-PLL control technique is used here to address the issues discussed in the previous section failing which the power quality and synchronization would be affected. The inverter pulse firing pattern is adjusted based on the grid reference and this modification is implemented using CP-PLL which is described in Fig. 1. The SPV system feeds the grid with a control technique to maintain synchronization. Inverter firing is based on the comparison of modulating signal and carrier signal [7]. The pulse width modulation (PWM) depends on the modulating signal quality. The PCC voltage is taken as reference and the PWM pulses are generated based on modulating signal using CP-PLL technique. The schematic diagram of the proposed CP-PLL is described using Fig. 2. A balanced three phase symmetrical voltage is assumed in CP-PLL design technique [6].



Fig. 2. MatLab implementation of CP-PLL

The simulation parameters of the system design and sizing are listed in Table 1. MatLab Simulink model of CP-PLL method is shown in Fig. 3

| <b>D</b> (                      |                                                |
|---------------------------------|------------------------------------------------|
| Parameters                      | Values                                         |
| Grid voltage                    | 415 V                                          |
| Single PV panel voltage         | 16.54 V                                        |
| Single PV panel current         | 2.25 A                                         |
| No. of cells in single PV panel | 36 in series                                   |
|                                 | 14x2                                           |
| PV Array size                   | (14 panels in series and 2 panels in parallel) |
| PV array voltage                | 230 V                                          |
| PV array current                | 4.5 A                                          |



Fig. 3. MatLab-Simulink model of the system shown in Fig 1

Maximum power point (MPP) tracking algorithm is used to track the maximum power point voltage. In this work incremental conductance (INC) MPP algorithm is used by considering its simplicity and ability to

track global maximum power point [8]. The flowchart for INC MPP algorithm is shown in Fig. 4. The algorithm is coded in MatLab Embedded function tool and interfaced with the converter. The simulated results for INC MPP algorithm is shown in Fig. 5. It is observed that the MPP algorithm always tracks the MPP voltage which is around the required 230 V for all insolation levels. Here, boost converter is used as MPP tracker and is designed for continuous conduction mode (CCM) of operation using the equations given in literature [7]. The output from MPP tracker is fed to the inverter via DC link capacitor. The output of the inverter is then connected to a transformer through a proper filter.



Fig. 5. Tracking characteristics of INC MPPT algorithm

Solar power conditioning unit (PCU) is an integrated system comprising of a SPV system, inverter and filter. The PCU voltage should be greater than the system voltage in order to supply active power according to ANSI C84.1 and hence a transformer with on load tap changer (OLTC) option is accommodated. The standards for grid connected SPV system is summarized in Table 2. To verify the synchronization condition a relay complied with ANSI 25 is used.

| Table 2. S | Synchronization | standards for S | PV inverter f | ed grid systems |
|------------|-----------------|-----------------|---------------|-----------------|
|------------|-----------------|-----------------|---------------|-----------------|

| Parameters        | Standards             |  |
|-------------------|-----------------------|--|
| Voltage Magnitude | ANSI C84.1            |  |
| Frequency         | IEEE 929              |  |
| Phase Angle       | IEEE 929              |  |
| Synchronization   | ANSI 25               |  |
| Current Harmonics | IEC 61727 / IEEE 1547 |  |

#### III. RESPONSE OF THE SYSTEM FOR GRID DISTURBANCE

The most common scenarios in power system during a disturbance have been simulated and the response of CP-PLL is recorded and verified in this section. Response of the system during the presence of harmonics is also tested with FFT tool at every stage. Harmonic distortion of more than 1000% in the voltage

was introduced at the PCC in the system shown in Fig.6. THD was observed to be extremely high and is displayed as infinity. Further to identify the harmonic suppression capability of this technique, the harmonics at the PCC was reduced considerably to 99.33% (with only  $2^{nd}$ ,  $3^{rd}$  and  $4^{th}$  order harmonics) (Fig. 7). The harmonics of the output spectrum had a THD of 82.32% (Fig. 9). The results do not comply to IEC 61727 and IEEE 1547 standard (Fig. 6 to Fig. 9) as the tolerance limit as per standard is 5% THD.



| Different cases under study | Injected harmonics (%) | Permissible limit as per IEC 61727<br>/IEEE 1547 Standards is < 5%<br>% THD from CP-PLL |
|-----------------------------|------------------------|-----------------------------------------------------------------------------------------|
| Practical                   | 5                      | 81.33                                                                                   |
| Measurable                  | 99.33                  | 82.32                                                                                   |
| Worst Case                  | 1065.4                 | Extremely High                                                                          |

Table 3. Current harmonics distortion of CP-PLL method for different cases

Fig. 10 shows the output voltage spectrum of PCU and PCC. The difference between these two voltages is adjusted by the CP-PLL till the PCU is in phase with the PCC. This can be observed when the PD becomes almost zero after a moment. A sudden variation in frequency is made at PCC to verify the response of CP-PLL and it was found that the PCU is following the PCC after the disturbance. Fig. 11 shows how the PD has increased during the disturbance and then gets settled within a short duration. This is compiled to IEEE 929 standard where the difference in phase is permitted before a grid islanding.



Fig. 10. CP-PLL output displaying the suppression of phase difference between grid and inverter voltage under normal frequency conditions



Fig. 11. CP-PLL output displaying the suppression of phase difference between grid and inverter voltage under disturbance conditions

### IV. RESULTS AND DISCUSSIONS

Power system disturbances are usually followed by load throw, dc transients and harmonics. CP-PLL method has failed for harmonic conditions as explained in Section 3. Phase angle mismatch between PCC and PCU is addressed in CP-PLL technique. Phase angle difference can be due to load variations or harmonics and CP-PLL cannot distinguish between these two conditions. This overthrows the advantages of CP-PLL since the system goes out of synchronization violating IEEE 929 standard.

## V. CONCLUSION

In this paper, a detailed analysis of the harmonic issues in grid synchronization techniques has been discussed. The modulating signal for inverter is taken from the PCC. The presence of harmonics in the grid affects the quality of the inverter output. The ability of CP-PLL technique to address this issue has been tested and the results are not complied with the guidelines given in the standards. CP-PLL method cannot distinguish between phase angle variations due to harmonics and load variation, as load variations are often followed by harmonics. Due to this fact it cannot be used for grid synchronization.

### VI. AUTHORS BIOGRAPHY

**K** N Dinesh Babu received his B.E. in Electrical & Electronics Engineering from SSN College of Engineering, Chennai, Tamilnadu in 2004. He is currently pursuing Ph.D. Degree in University of Petroleum & Energy Studies in the area of grid connected solar photovoltaic system. He has 9 years of industrial experience and is currently working for GE Energy as a Lead Application Engineer for Protection & control in Power system division. He has worked for ALSTOM and ABB as Testing & Commissioning Engineer and was responsible for Testing and Commissioning of Protection Equipment including Substation Automation System.

**R. Ramaprabha** is Associate Professor in SSN College of Engineering, Chennai, Tamilnadu, India. She obtained B.E and M.E. degrees from Bharathidasan University in 1997 and 2000 respectively. She obtained PhD degree from Anna University in the area of solar PV systems. She has been working in the teaching field for about 13 Years. She has published 26 papers in National conferences, 45 papers in referred International conferences and 38 papers in international journal in the area of solar photovoltaic and power electronics & drives. She is a life member in ISTE and member in IEEE.

**V. Rajini** is a Professor in SSN College of Engineering, Chennai, Tamilnadu, India. She obtained B.E and M.E. degrees from Annamalai University and PhD degree from Anna University. She has 22 years of academic experience. Her area of research includes power systems and high voltage engineering. She is a member of IEEE and Life member of ISTE.

#### Charge Pump Phase Locked Loop Synchronization Technique in Grid Connected Solar Photovoltaic

**Kamal Bansal** is a Professor in University of Petroleum and Energy Studies, Bidholi, Dehradhun, India. He obtained his B. Tech (Electrical Engineering) degree from Malaviya Regional Engineering College, Jaipur, M. Tech (Power System) from Regional Engineering College Kurukshetra and PhD "Analysis and Redesigning of watermills for sustainable development of Uttarakhand". He is a BEE Certified Energy Auditor and professional member of Energy Institute U.K.

#### REFERENCES

- [1] G. N. Tiwari, *Solar Energy, Fundamentals, Design, Modelling and Applications* (Narosa Publishing House Pvt. Ltd., New Delhi, 2002).
- [2] Jasvir Singh, *Study and design of grid connected solar photovoltaic system at Patiala, Punjab*, Master of Engineering, Thapar University, Patiala, India, July 2010.
- [3] Pavan Kumar Hanumolu, Karthikeya Mayaram, Analysis of charge-pump phase-locked loops, *IEEE Transactions on circuits and systems, vol. 51, No. 9,* Sep 2004.
- [4] BHARAT HEAVY ELECTRICALS LIMITED, Handbook of Switchgears (Tata McGraw-Hill Education Private Limited, 2005).
- [5] Miss. Sangita R Nandurkar, Mrs. Mini Rajeev, Design and simulation of three phase inverter for grid connected photovoltaic systems, Proceedings of third biennial national conference, NCNTE – 2012, Feb 24-25.
- [6] K. N. Dinesh Babu, R. Ramaprabha, V. Rajini, Kamal Bansal, Analysis of Synchronization Techniques for Photovoltaic FED Grid Systems, Wulfinia Journal, Klagenfurt, Austria, ISSN: 1561-882X, Vol. 20, No.5, May 2013.
- [7] Muhammad H Rashid, *Power Electronics Circuits, Devices and Applications* (Pearson Education Inc., ISBN 978-81-317-0246-8, 2004).
- [8] Rosaidi Bin Roslan, A maximum power point tracking converter for photovoltaic application, Malaysia, Universiti Teknologi Malaysia, April 2009.
- [9] <u>www.mathworks.com</u>.
- [10] IEC 61727 standard, Photovoltaic (PV) systems Characteristics of the utility interface, Second edition 2004-12
- [11] IEEE 1547 standard, Standard for interconnecting distributed resources with Electric Power Systems, 2003
- [12] IEEE 929 standard, *IEEE Recommended practice for utility interface of photovoltaic (PV) systems*, 2000
  [13] ANSI C84.1 standard, *American national standard for electric power systems and equipment voltage ratings*, 2006